16fba6e04STony Xie /*
26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie */
66fba6e04STony Xie
7ee1ebbd1SIsla Mitchell #include <platform_def.h>
809d40e0eSAntonio Nino Diaz
909d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1009d40e0eSAntonio Nino Diaz #include <common/debug.h>
1109d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1209d40e0eSAntonio Nino Diaz
1309d40e0eSAntonio Nino Diaz #include <plat_private.h>
146fba6e04STony Xie #include <rk3368_def.h>
156fba6e04STony Xie #include <soc.h>
166fba6e04STony Xie
176fba6e04STony Xie static uint32_t plls_con[END_PLL_ID][4];
186fba6e04STony Xie
196fba6e04STony Xie /* Table of regions to map using the MMU. */
206fba6e04STony Xie const mmap_region_t plat_rk_mmap[] = {
216fba6e04STony Xie MAP_REGION_FLAT(CCI400_BASE, CCI400_SIZE,
226fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
236fba6e04STony Xie MAP_REGION_FLAT(GIC400_BASE, GIC400_SIZE,
246fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
256fba6e04STony Xie MAP_REGION_FLAT(STIME_BASE, STIME_SIZE,
266fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
276fba6e04STony Xie MAP_REGION_FLAT(SGRF_BASE, SGRF_SIZE,
286fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
296fba6e04STony Xie MAP_REGION_FLAT(PMUSRAM_BASE, PMUSRAM_SIZE,
306fba6e04STony Xie MT_MEMORY | MT_RW | MT_SECURE),
316fba6e04STony Xie MAP_REGION_FLAT(PMU_BASE, PMU_SIZE,
326fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
330957b9b2SChristoph Müllner MAP_REGION_FLAT(UART0_BASE, UART0_SIZE,
340957b9b2SChristoph Müllner MT_DEVICE | MT_RW | MT_SECURE),
350957b9b2SChristoph Müllner MAP_REGION_FLAT(UART1_BASE, UART1_SIZE,
360957b9b2SChristoph Müllner MT_DEVICE | MT_RW | MT_SECURE),
370957b9b2SChristoph Müllner MAP_REGION_FLAT(UART2_BASE, UART2_SIZE,
380957b9b2SChristoph Müllner MT_DEVICE | MT_RW | MT_SECURE),
390957b9b2SChristoph Müllner MAP_REGION_FLAT(UART3_BASE, UART3_SIZE,
400957b9b2SChristoph Müllner MT_DEVICE | MT_RW | MT_SECURE),
410957b9b2SChristoph Müllner MAP_REGION_FLAT(UART4_BASE, UART4_SIZE,
426fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
436fba6e04STony Xie MAP_REGION_FLAT(CRU_BASE, CRU_SIZE,
446fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
456fba6e04STony Xie MAP_REGION_FLAT(DDR_PCTL_BASE, DDR_PCTL_SIZE,
466fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
476fba6e04STony Xie MAP_REGION_FLAT(DDR_PHY_BASE, DDR_PHY_SIZE,
486fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
496fba6e04STony Xie MAP_REGION_FLAT(GRF_BASE, GRF_SIZE,
506fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
516fba6e04STony Xie MAP_REGION_FLAT(SERVICE_BUS_BASE, SERVICE_BUS_SISE,
526fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE),
536fba6e04STony Xie { 0 }
546fba6e04STony Xie };
556fba6e04STony Xie
566fba6e04STony Xie /* The RockChip power domain tree descriptor */
576fba6e04STony Xie const unsigned char rockchip_power_domain_tree_desc[] = {
586fba6e04STony Xie /* No of root nodes */
596fba6e04STony Xie PLATFORM_SYSTEM_COUNT,
606fba6e04STony Xie /* No of children for the root node */
616fba6e04STony Xie PLATFORM_CLUSTER_COUNT,
626fba6e04STony Xie /* No of children for the first cluster node */
636fba6e04STony Xie PLATFORM_CLUSTER0_CORE_COUNT,
646fba6e04STony Xie /* No of children for the second cluster node */
656fba6e04STony Xie PLATFORM_CLUSTER1_CORE_COUNT
666fba6e04STony Xie };
676fba6e04STony Xie
secure_timer_init(void)686fba6e04STony Xie void secure_timer_init(void)
696fba6e04STony Xie {
706fba6e04STony Xie mmio_write_32(STIMER1_BASE + TIMER_LOADE_COUNT0, 0xffffffff);
716fba6e04STony Xie mmio_write_32(STIMER1_BASE + TIMER_LOADE_COUNT1, 0xffffffff);
726fba6e04STony Xie
736fba6e04STony Xie /* auto reload & enable the timer */
746fba6e04STony Xie mmio_write_32(STIMER1_BASE + TIMER_CONTROL_REG, TIMER_EN);
756fba6e04STony Xie }
766fba6e04STony Xie
sgrf_init(void)776fba6e04STony Xie void sgrf_init(void)
786fba6e04STony Xie {
796fba6e04STony Xie /* setting all configurable ip into no-secure */
806fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(5), SGRF_SOC_CON_NS);
816fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(6), SGRF_SOC_CON7_BITS);
826fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(7), SGRF_SOC_CON_NS);
836fba6e04STony Xie
846fba6e04STony Xie /* secure dma to no sesure */
856fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_BUSDMAC_CON(0), SGRF_BUSDMAC_CON0_NS);
866fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_BUSDMAC_CON(1), SGRF_BUSDMAC_CON1_NS);
876fba6e04STony Xie dsb();
886fba6e04STony Xie
896fba6e04STony Xie /* rst dma1 */
906fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(1),
916fba6e04STony Xie RST_DMA1_MSK | (RST_DMA1_MSK << 16));
926fba6e04STony Xie /* rst dma2 */
936fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(4),
946fba6e04STony Xie RST_DMA2_MSK | (RST_DMA2_MSK << 16));
956fba6e04STony Xie
966fba6e04STony Xie dsb();
976fba6e04STony Xie
986fba6e04STony Xie /* release dma1 rst*/
996fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(1), (RST_DMA1_MSK << 16));
1006fba6e04STony Xie /* release dma2 rst*/
1016fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(4), (RST_DMA2_MSK << 16));
1026fba6e04STony Xie }
1036fba6e04STony Xie
plat_rockchip_soc_init(void)1046fba6e04STony Xie void plat_rockchip_soc_init(void)
1056fba6e04STony Xie {
1066fba6e04STony Xie secure_timer_init();
1076fba6e04STony Xie sgrf_init();
1086fba6e04STony Xie }
1096fba6e04STony Xie
regs_updata_bits(uintptr_t addr,uint32_t val,uint32_t mask,uint32_t shift)1106fba6e04STony Xie void regs_updata_bits(uintptr_t addr, uint32_t val,
1116fba6e04STony Xie uint32_t mask, uint32_t shift)
1126fba6e04STony Xie {
1136fba6e04STony Xie uint32_t tmp, orig;
1146fba6e04STony Xie
1156fba6e04STony Xie orig = mmio_read_32(addr);
1166fba6e04STony Xie
1176fba6e04STony Xie tmp = orig & ~(mask << shift);
1186fba6e04STony Xie tmp |= (val & mask) << shift;
1196fba6e04STony Xie
1206fba6e04STony Xie if (tmp != orig)
1216fba6e04STony Xie mmio_write_32(addr, tmp);
1226fba6e04STony Xie dsb();
1236fba6e04STony Xie }
1246fba6e04STony Xie
plls_suspend(uint32_t pll_id)1256fba6e04STony Xie static void plls_suspend(uint32_t pll_id)
1266fba6e04STony Xie {
1276fba6e04STony Xie plls_con[pll_id][0] = mmio_read_32(CRU_BASE + PLL_CONS((pll_id), 0));
1286fba6e04STony Xie plls_con[pll_id][1] = mmio_read_32(CRU_BASE + PLL_CONS((pll_id), 1));
1296fba6e04STony Xie plls_con[pll_id][2] = mmio_read_32(CRU_BASE + PLL_CONS((pll_id), 2));
1306fba6e04STony Xie plls_con[pll_id][3] = mmio_read_32(CRU_BASE + PLL_CONS((pll_id), 3));
1316fba6e04STony Xie
1326fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS((pll_id), 3), PLL_SLOW_BITS);
1336fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS((pll_id), 3), PLL_BYPASS);
1346fba6e04STony Xie }
1356fba6e04STony Xie
pm_plls_suspend(void)1366fba6e04STony Xie static void pm_plls_suspend(void)
1376fba6e04STony Xie {
1386fba6e04STony Xie plls_suspend(NPLL_ID);
1396fba6e04STony Xie plls_suspend(CPLL_ID);
1406fba6e04STony Xie plls_suspend(GPLL_ID);
1416fba6e04STony Xie plls_suspend(ABPLL_ID);
1426fba6e04STony Xie plls_suspend(ALPLL_ID);
1436fba6e04STony Xie }
1446fba6e04STony Xie
plls_resume(void)1456fba6e04STony Xie static inline void plls_resume(void)
1466fba6e04STony Xie {
1476fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(ABPLL_ID, 3),
1486fba6e04STony Xie plls_con[ABPLL_ID][3] | PLL_BYPASS_W_MSK);
1496fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(ALPLL_ID, 3),
1506fba6e04STony Xie plls_con[ALPLL_ID][3] | PLL_BYPASS_W_MSK);
1516fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(GPLL_ID, 3),
1526fba6e04STony Xie plls_con[GPLL_ID][3] | PLL_BYPASS_W_MSK);
1536fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(CPLL_ID, 3),
1546fba6e04STony Xie plls_con[CPLL_ID][3] | PLL_BYPASS_W_MSK);
1556fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(NPLL_ID, 3),
1566fba6e04STony Xie plls_con[NPLL_ID][3] | PLL_BYPASS_W_MSK);
1576fba6e04STony Xie }
1586fba6e04STony Xie
soc_sleep_config(void)1596fba6e04STony Xie void soc_sleep_config(void)
1606fba6e04STony Xie {
1616fba6e04STony Xie int i = 0;
1626fba6e04STony Xie
1636fba6e04STony Xie for (i = 0; i < CRU_CLKGATES_CON_CNT; i++)
1646fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_CLKGATES_CON(i), 0xffff0000);
1656fba6e04STony Xie pm_plls_suspend();
1666fba6e04STony Xie
1676fba6e04STony Xie for (i = 0; i < CRU_CLKGATES_CON_CNT; i++)
1686fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_CLKGATES_CON(i), 0xffff0000);
1696fba6e04STony Xie }
1706fba6e04STony Xie
pm_plls_resume(void)1716fba6e04STony Xie void pm_plls_resume(void)
1726fba6e04STony Xie {
1736fba6e04STony Xie plls_resume();
1746fba6e04STony Xie
1756fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(ABPLL_ID, 3),
1766fba6e04STony Xie plls_con[ABPLL_ID][3] | PLLS_MODE_WMASK);
1776fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(ALPLL_ID, 3),
1786fba6e04STony Xie plls_con[ALPLL_ID][3] | PLLS_MODE_WMASK);
1796fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(GPLL_ID, 3),
1806fba6e04STony Xie plls_con[GPLL_ID][3] | PLLS_MODE_WMASK);
1816fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(CPLL_ID, 3),
1826fba6e04STony Xie plls_con[CPLL_ID][3] | PLLS_MODE_WMASK);
1836fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS(NPLL_ID, 3),
1846fba6e04STony Xie plls_con[NPLL_ID][3] | PLLS_MODE_WMASK);
1856fba6e04STony Xie }
1866fba6e04STony Xie
rockchip_soc_soft_reset(void)187ad2c0567Stony.xie void __dead2 rockchip_soc_soft_reset(void)
1886fba6e04STony Xie {
1896fba6e04STony Xie uint32_t temp_val;
1906fba6e04STony Xie
1916fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS((GPLL_ID), 3), PLL_SLOW_BITS);
1926fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS((CPLL_ID), 3), PLL_SLOW_BITS);
1936fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS((NPLL_ID), 3), PLL_SLOW_BITS);
1946fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS((ABPLL_ID), 3), PLL_SLOW_BITS);
1956fba6e04STony Xie mmio_write_32(CRU_BASE + PLL_CONS((ALPLL_ID), 3), PLL_SLOW_BITS);
1966fba6e04STony Xie
1976fba6e04STony Xie temp_val = mmio_read_32(CRU_BASE + CRU_GLB_RST_CON) |
1986fba6e04STony Xie PMU_RST_BY_SECOND_SFT;
1996fba6e04STony Xie
2006fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_GLB_RST_CON, temp_val);
2016fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_GLB_SRST_SND, 0xeca8);
2026fba6e04STony Xie
2036fba6e04STony Xie /*
2046fba6e04STony Xie * Maybe the HW needs some times to reset the system,
205*1b491eeaSElyes Haouas * so we do not hope the core to execute valid codes.
2066fba6e04STony Xie */
2076fba6e04STony Xie while (1)
2086fba6e04STony Xie ;
2096fba6e04STony Xie }
210