16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 76fba6e04STony Xie #include <assert.h> 86fba6e04STony Xie #include <errno.h> 9*09d40e0eSAntonio Nino Diaz 106fba6e04STony Xie #include <platform_def.h> 11*09d40e0eSAntonio Nino Diaz 12*09d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 13*09d40e0eSAntonio Nino Diaz #include <common/debug.h> 14*09d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 15*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 16*09d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 17*09d40e0eSAntonio Nino Diaz 18*09d40e0eSAntonio Nino Diaz #include <ddr_rk3368.h> 19*09d40e0eSAntonio Nino Diaz #include <plat_private.h> 20ee1ebbd1SIsla Mitchell #include <pmu.h> 21ee1ebbd1SIsla Mitchell #include <pmu_com.h> 226fba6e04STony Xie #include <rk3368_def.h> 236fba6e04STony Xie #include <soc.h> 246fba6e04STony Xie 259ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock); 269ec78bdfSTony Xie 27f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr; 28f47a25ddSCaesar Wang 296fba6e04STony Xie void rk3368_flash_l2_b(void) 306fba6e04STony Xie { 316fba6e04STony Xie uint32_t wait_cnt = 0; 326fba6e04STony Xie 336fba6e04STony Xie regs_updata_bit_set(PMU_BASE + PMU_SFT_CON, pmu_sft_l2flsh_clst_b); 346fba6e04STony Xie dsb(); 356fba6e04STony Xie 366fba6e04STony Xie while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) 376fba6e04STony Xie & BIT(clst_b_l2_flsh_done))) { 386fba6e04STony Xie wait_cnt++; 396fba6e04STony Xie if (!(wait_cnt % MAX_WAIT_CONUT)) 406fba6e04STony Xie WARN("%s:reg %x,wait\n", __func__, 416fba6e04STony Xie mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 426fba6e04STony Xie } 436fba6e04STony Xie 446fba6e04STony Xie regs_updata_bit_clr(PMU_BASE + PMU_SFT_CON, pmu_sft_l2flsh_clst_b); 456fba6e04STony Xie } 466fba6e04STony Xie 476fba6e04STony Xie static inline int rk3368_pmu_bus_idle(uint32_t req, uint32_t idle) 486fba6e04STony Xie { 496fba6e04STony Xie uint32_t mask = BIT(req); 506fba6e04STony Xie uint32_t idle_mask = 0; 516fba6e04STony Xie uint32_t idle_target = 0; 526fba6e04STony Xie uint32_t val; 536fba6e04STony Xie uint32_t wait_cnt = 0; 546fba6e04STony Xie 556fba6e04STony Xie switch (req) { 566fba6e04STony Xie case bus_ide_req_clst_l: 576fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_cluster_l); 586fba6e04STony Xie idle_target = (idle << pmu_idle_ack_cluster_l); 596fba6e04STony Xie break; 606fba6e04STony Xie 616fba6e04STony Xie case bus_ide_req_clst_b: 626fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_cluster_b); 636fba6e04STony Xie idle_target = (idle << pmu_idle_ack_cluster_b); 646fba6e04STony Xie break; 656fba6e04STony Xie 666fba6e04STony Xie case bus_ide_req_cxcs: 676fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_cxcs); 686fba6e04STony Xie idle_target = ((!idle) << pmu_idle_ack_cxcs); 696fba6e04STony Xie break; 706fba6e04STony Xie 716fba6e04STony Xie case bus_ide_req_cci400: 726fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_cci400); 736fba6e04STony Xie idle_target = ((!idle) << pmu_idle_ack_cci400); 746fba6e04STony Xie break; 756fba6e04STony Xie 766fba6e04STony Xie case bus_ide_req_gpu: 776fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_gpu) | BIT(pmu_idle_gpu); 786fba6e04STony Xie idle_target = (idle << pmu_idle_ack_gpu) | 796fba6e04STony Xie (idle << pmu_idle_gpu); 806fba6e04STony Xie break; 816fba6e04STony Xie 826fba6e04STony Xie case bus_ide_req_core: 836fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_core) | BIT(pmu_idle_core); 846fba6e04STony Xie idle_target = (idle << pmu_idle_ack_core) | 856fba6e04STony Xie (idle << pmu_idle_core); 866fba6e04STony Xie break; 876fba6e04STony Xie 886fba6e04STony Xie case bus_ide_req_bus: 896fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_bus) | BIT(pmu_idle_bus); 906fba6e04STony Xie idle_target = (idle << pmu_idle_ack_bus) | 916fba6e04STony Xie (idle << pmu_idle_bus); 926fba6e04STony Xie break; 936fba6e04STony Xie case bus_ide_req_dma: 946fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_dma) | BIT(pmu_idle_dma); 956fba6e04STony Xie idle_target = (idle << pmu_idle_ack_dma) | 966fba6e04STony Xie (idle << pmu_idle_dma); 976fba6e04STony Xie break; 986fba6e04STony Xie 996fba6e04STony Xie case bus_ide_req_peri: 1006fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_peri) | BIT(pmu_idle_peri); 1016fba6e04STony Xie idle_target = (idle << pmu_idle_ack_peri) | 1026fba6e04STony Xie (idle << pmu_idle_peri); 1036fba6e04STony Xie break; 1046fba6e04STony Xie 1056fba6e04STony Xie case bus_ide_req_video: 1066fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_video) | BIT(pmu_idle_video); 1076fba6e04STony Xie idle_target = (idle << pmu_idle_ack_video) | 1086fba6e04STony Xie (idle << pmu_idle_video); 1096fba6e04STony Xie break; 1106fba6e04STony Xie 1116fba6e04STony Xie case bus_ide_req_vio: 1126fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_vio) | BIT(pmu_idle_vio); 1136fba6e04STony Xie idle_target = (pmu_idle_ack_vio) | 1146fba6e04STony Xie (idle << pmu_idle_vio); 1156fba6e04STony Xie break; 1166fba6e04STony Xie 1176fba6e04STony Xie case bus_ide_req_alive: 1186fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_alive) | BIT(pmu_idle_alive); 1196fba6e04STony Xie idle_target = (idle << pmu_idle_ack_alive) | 1206fba6e04STony Xie (idle << pmu_idle_alive); 1216fba6e04STony Xie break; 1226fba6e04STony Xie 1236fba6e04STony Xie case bus_ide_req_pmu: 1246fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_pmu) | BIT(pmu_idle_pmu); 1256fba6e04STony Xie idle_target = (idle << pmu_idle_ack_pmu) | 1266fba6e04STony Xie (idle << pmu_idle_pmu); 1276fba6e04STony Xie break; 1286fba6e04STony Xie 1296fba6e04STony Xie case bus_ide_req_msch: 1306fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_msch) | BIT(pmu_idle_msch); 1316fba6e04STony Xie idle_target = (idle << pmu_idle_ack_msch) | 1326fba6e04STony Xie (idle << pmu_idle_msch); 1336fba6e04STony Xie break; 1346fba6e04STony Xie 1356fba6e04STony Xie case bus_ide_req_cci: 1366fba6e04STony Xie idle_mask = BIT(pmu_idle_ack_cci) | BIT(pmu_idle_cci); 1376fba6e04STony Xie idle_target = (idle << pmu_idle_ack_cci) | 1386fba6e04STony Xie (idle << pmu_idle_cci); 1396fba6e04STony Xie break; 1406fba6e04STony Xie 1416fba6e04STony Xie default: 1426fba6e04STony Xie ERROR("%s: Unsupported the idle request\n", __func__); 1436fba6e04STony Xie break; 1446fba6e04STony Xie } 1456fba6e04STony Xie 1466fba6e04STony Xie val = mmio_read_32(PMU_BASE + PMU_BUS_IDE_REQ); 1476fba6e04STony Xie if (idle) 1486fba6e04STony Xie val |= mask; 1496fba6e04STony Xie else 1506fba6e04STony Xie val &= ~mask; 1516fba6e04STony Xie 1526fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_BUS_IDE_REQ, val); 1536fba6e04STony Xie 1546fba6e04STony Xie while ((mmio_read_32(PMU_BASE + 1556fba6e04STony Xie PMU_BUS_IDE_ST) & idle_mask) != idle_target) { 1566fba6e04STony Xie wait_cnt++; 1576fba6e04STony Xie if (!(wait_cnt % MAX_WAIT_CONUT)) 1586fba6e04STony Xie WARN("%s:st=%x(%x)\n", __func__, 1596fba6e04STony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDE_ST), 1606fba6e04STony Xie idle_mask); 1616fba6e04STony Xie } 1626fba6e04STony Xie 1636fba6e04STony Xie return 0; 1646fba6e04STony Xie } 1656fba6e04STony Xie 1666fba6e04STony Xie void pmu_scu_b_pwrup(void) 1676fba6e04STony Xie { 1686fba6e04STony Xie regs_updata_bit_clr(PMU_BASE + PMU_SFT_CON, pmu_sft_acinactm_clst_b); 1696fba6e04STony Xie rk3368_pmu_bus_idle(bus_ide_req_clst_b, 0); 1706fba6e04STony Xie } 1716fba6e04STony Xie 1726fba6e04STony Xie static void pmu_scu_b_pwrdn(void) 1736fba6e04STony Xie { 1746fba6e04STony Xie uint32_t wait_cnt = 0; 1756fba6e04STony Xie 1766fba6e04STony Xie if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) & 1776fba6e04STony Xie PM_PWRDM_CPUSB_MSK) != PM_PWRDM_CPUSB_MSK) { 1786fba6e04STony Xie ERROR("%s: not all cpus is off\n", __func__); 1796fba6e04STony Xie return; 1806fba6e04STony Xie } 1816fba6e04STony Xie 1826fba6e04STony Xie rk3368_flash_l2_b(); 1836fba6e04STony Xie 1846fba6e04STony Xie regs_updata_bit_set(PMU_BASE + PMU_SFT_CON, pmu_sft_acinactm_clst_b); 1856fba6e04STony Xie 1866fba6e04STony Xie while (!(mmio_read_32(PMU_BASE + 1876fba6e04STony Xie PMU_CORE_PWR_ST) & BIT(clst_b_l2_wfi))) { 1886fba6e04STony Xie wait_cnt++; 1896fba6e04STony Xie if (!(wait_cnt % MAX_WAIT_CONUT)) 1906fba6e04STony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 1916fba6e04STony Xie mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 1926fba6e04STony Xie } 1936fba6e04STony Xie rk3368_pmu_bus_idle(bus_ide_req_clst_b, 1); 1946fba6e04STony Xie } 1956fba6e04STony Xie 1966fba6e04STony Xie static void pmu_sleep_mode_config(void) 1976fba6e04STony Xie { 1986fba6e04STony Xie uint32_t pwrmd_core, pwrmd_com; 1996fba6e04STony Xie 2006fba6e04STony Xie pwrmd_core = BIT(pmu_mdcr_cpu0_pd) | 2016fba6e04STony Xie BIT(pmu_mdcr_scu_l_pd) | 2026fba6e04STony Xie BIT(pmu_mdcr_l2_flush) | 2036fba6e04STony Xie BIT(pmu_mdcr_l2_idle) | 2046fba6e04STony Xie BIT(pmu_mdcr_clr_clst_l) | 2056fba6e04STony Xie BIT(pmu_mdcr_clr_core) | 2066fba6e04STony Xie BIT(pmu_mdcr_clr_cci) | 2076fba6e04STony Xie BIT(pmu_mdcr_core_pd); 2086fba6e04STony Xie 2096fba6e04STony Xie pwrmd_com = BIT(pmu_mode_en) | 2106fba6e04STony Xie BIT(pmu_mode_sref_enter) | 2116fba6e04STony Xie BIT(pmu_mode_pwr_off); 2126fba6e04STony Xie 2136fba6e04STony Xie regs_updata_bit_set(PMU_BASE + PMU_WKUP_CFG2, pmu_cluster_l_wkup_en); 2146fba6e04STony Xie regs_updata_bit_set(PMU_BASE + PMU_WKUP_CFG2, pmu_cluster_b_wkup_en); 2156fba6e04STony Xie regs_updata_bit_clr(PMU_BASE + PMU_WKUP_CFG2, pmu_gpio_wkup_en); 2166fba6e04STony Xie 2176fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(2)); 2186fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PLLRST_CNT, CYCL_24M_CNT_US(100)); 2196fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_24M_CNT_MS(2)); 2206fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PWRMD_CORE, pwrmd_core); 2216fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PWRMD_COM, pwrmd_com); 2226fba6e04STony Xie dsb(); 2236fba6e04STony Xie } 2246fba6e04STony Xie 2256fba6e04STony Xie static void pmu_set_sleep_mode(void) 2266fba6e04STony Xie { 2276fba6e04STony Xie pmu_sleep_mode_config(); 2286fba6e04STony Xie soc_sleep_config(); 2296fba6e04STony Xie regs_updata_bit_set(PMU_BASE + PMU_PWRMD_CORE, pmu_mdcr_global_int_dis); 2306fba6e04STony Xie regs_updata_bit_set(PMU_BASE + PMU_SFT_CON, pmu_sft_glbl_int_dis_b); 2316fba6e04STony Xie pmu_scu_b_pwrdn(); 2326fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 233bc5c3007SLin Huang ((uintptr_t)&pmu_cpuson_entrypoint >> 234bc5c3007SLin Huang CPU_BOOT_ADDR_ALIGN) | CPU_BOOT_ADDR_WMASK); 2356fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(2), 236bc5c3007SLin Huang ((uintptr_t)&pmu_cpuson_entrypoint >> 237bc5c3007SLin Huang CPU_BOOT_ADDR_ALIGN) | CPU_BOOT_ADDR_WMASK); 2386fba6e04STony Xie } 2396fba6e04STony Xie 2406fba6e04STony Xie static int cpus_id_power_domain(uint32_t cluster, 2416fba6e04STony Xie uint32_t cpu, 2426fba6e04STony Xie uint32_t pd_state, 2436fba6e04STony Xie uint32_t wfie_msk) 2446fba6e04STony Xie { 2456fba6e04STony Xie uint32_t pd; 2466fba6e04STony Xie uint64_t mpidr; 2476fba6e04STony Xie 2486fba6e04STony Xie if (cluster) 2496fba6e04STony Xie pd = PD_CPUB0 + cpu; 2506fba6e04STony Xie else 2516fba6e04STony Xie pd = PD_CPUL0 + cpu; 2526fba6e04STony Xie 2536fba6e04STony Xie if (pmu_power_domain_st(pd) == pd_state) 2546fba6e04STony Xie return 0; 2556fba6e04STony Xie 2566fba6e04STony Xie if (pd_state == pmu_pd_off) { 2576fba6e04STony Xie mpidr = (cluster << MPIDR_AFF1_SHIFT) | cpu; 2586fba6e04STony Xie if (check_cpu_wfie(mpidr, wfie_msk)) 2596fba6e04STony Xie return -EINVAL; 2606fba6e04STony Xie } 2616fba6e04STony Xie 2626fba6e04STony Xie return pmu_power_domain_ctr(pd, pd_state); 2636fba6e04STony Xie } 2646fba6e04STony Xie 2656fba6e04STony Xie static void nonboot_cpus_off(void) 2666fba6e04STony Xie { 2676fba6e04STony Xie uint32_t boot_cpu, boot_cluster, cpu; 2686fba6e04STony Xie 2696fba6e04STony Xie boot_cpu = MPIDR_AFFLVL0_VAL(read_mpidr_el1()); 2706fba6e04STony Xie boot_cluster = MPIDR_AFFLVL1_VAL(read_mpidr_el1()); 2716fba6e04STony Xie 2726fba6e04STony Xie /* turn off noboot cpus */ 2736fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CLUSTER0_CORE_COUNT; cpu++) { 2746fba6e04STony Xie if (!boot_cluster && (cpu == boot_cpu)) 2756fba6e04STony Xie continue; 2766fba6e04STony Xie cpus_id_power_domain(0, cpu, pmu_pd_off, CKECK_WFEI_MSK); 2776fba6e04STony Xie } 2786fba6e04STony Xie 2796fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CLUSTER1_CORE_COUNT; cpu++) { 2806fba6e04STony Xie if (boot_cluster && (cpu == boot_cpu)) 2816fba6e04STony Xie continue; 2826fba6e04STony Xie cpus_id_power_domain(1, cpu, pmu_pd_off, CKECK_WFEI_MSK); 2836fba6e04STony Xie } 2846fba6e04STony Xie } 2856fba6e04STony Xie 2864e836d35SLin Huang void sram_save(void) 2874e836d35SLin Huang { 2884e836d35SLin Huang /* TODO: support the sdram save for rk3368 SoCs*/ 2894e836d35SLin Huang } 2904e836d35SLin Huang 2914e836d35SLin Huang void sram_restore(void) 2924e836d35SLin Huang { 2934e836d35SLin Huang /* TODO: support the sdram restore for rk3368 SoCs */ 2944e836d35SLin Huang } 2954e836d35SLin Huang 296ad2c0567Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint) 2976fba6e04STony Xie { 2986fba6e04STony Xie uint32_t cpu, cluster; 2996fba6e04STony Xie uint32_t cpuon_id; 3006fba6e04STony Xie 3016fba6e04STony Xie cpu = MPIDR_AFFLVL0_VAL(mpidr); 3026fba6e04STony Xie cluster = MPIDR_AFFLVL1_VAL(mpidr); 3036fba6e04STony Xie 3046fba6e04STony Xie /* Make sure the cpu is off,Before power up the cpu! */ 3056fba6e04STony Xie cpus_id_power_domain(cluster, cpu, pmu_pd_off, CKECK_WFEI_MSK); 3066fba6e04STony Xie 3076fba6e04STony Xie cpuon_id = (cluster * PLATFORM_CLUSTER0_CORE_COUNT) + cpu; 30880fb66b3SSandrine Bailleux assert(cpuon_id < PLATFORM_CORE_COUNT); 3096fba6e04STony Xie assert(cpuson_flags[cpuon_id] == 0); 3106fba6e04STony Xie cpuson_flags[cpuon_id] = PMU_CPU_HOTPLUG; 3116fba6e04STony Xie cpuson_entry_point[cpuon_id] = entrypoint; 3126fba6e04STony Xie 3136fba6e04STony Xie /* Switch boot addr to pmusram */ 3146fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1 + cluster), 315f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 3166fba6e04STony Xie CPU_BOOT_ADDR_WMASK); 3176fba6e04STony Xie dsb(); 3186fba6e04STony Xie 3196fba6e04STony Xie cpus_id_power_domain(cluster, cpu, pmu_pd_on, CKECK_WFEI_MSK); 3206fba6e04STony Xie 3216fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1 + cluster), 3226fba6e04STony Xie (COLD_BOOT_BASE >> CPU_BOOT_ADDR_ALIGN) | 3236fba6e04STony Xie CPU_BOOT_ADDR_WMASK); 3246fba6e04STony Xie 3256fba6e04STony Xie return 0; 3266fba6e04STony Xie } 3276fba6e04STony Xie 328ad2c0567Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void) 3296fba6e04STony Xie { 3306fba6e04STony Xie return 0; 3316fba6e04STony Xie } 3326fba6e04STony Xie 333ad2c0567Stony.xie int rockchip_soc_sys_pwr_dm_resume(void) 3346fba6e04STony Xie { 335f47a25ddSCaesar Wang mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 336f47a25ddSCaesar Wang (COLD_BOOT_BASE >> CPU_BOOT_ADDR_ALIGN) | 337f47a25ddSCaesar Wang CPU_BOOT_ADDR_WMASK); 338f47a25ddSCaesar Wang mmio_write_32(SGRF_BASE + SGRF_SOC_CON(2), 339f47a25ddSCaesar Wang (COLD_BOOT_BASE >> CPU_BOOT_ADDR_ALIGN) | 340f47a25ddSCaesar Wang CPU_BOOT_ADDR_WMASK); 3416fba6e04STony Xie pm_plls_resume(); 3426fba6e04STony Xie pmu_scu_b_pwrup(); 3436fba6e04STony Xie 3446fba6e04STony Xie return 0; 3456fba6e04STony Xie } 3466fba6e04STony Xie 347ad2c0567Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void) 3486fba6e04STony Xie { 3496fba6e04STony Xie nonboot_cpus_off(); 3506fba6e04STony Xie pmu_set_sleep_mode(); 3516fba6e04STony Xie 3526fba6e04STony Xie return 0; 3536fba6e04STony Xie } 3546fba6e04STony Xie 355bc5c3007SLin Huang void rockchip_plat_mmu_el3(void) 356bc5c3007SLin Huang { 357bc5c3007SLin Huang /* TODO: support the el3 for rk3368 SoCs */ 358bc5c3007SLin Huang } 359bc5c3007SLin Huang 3606fba6e04STony Xie void plat_rockchip_pmu_init(void) 3616fba6e04STony Xie { 3626fba6e04STony Xie uint32_t cpu; 3636fba6e04STony Xie 364f47a25ddSCaesar Wang /* register requires 32bits mode, switch it to 32 bits */ 365f47a25ddSCaesar Wang cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot; 366f47a25ddSCaesar Wang 3676fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) 3686fba6e04STony Xie cpuson_flags[cpu] = 0; 3696fba6e04STony Xie 3706fba6e04STony Xie nonboot_cpus_off(); 3716fba6e04STony Xie INFO("%s(%d): pd status %x\n", __func__, __LINE__, 3726fba6e04STony Xie mmio_read_32(PMU_BASE + PMU_PWRDN_ST)); 3736fba6e04STony Xie } 374