10d5ec955Stony.xie /* 20d5ec955Stony.xie * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 30d5ec955Stony.xie * 4c3e70be1Sdp-arm * SPDX-License-Identifier: BSD-3-Clause 50d5ec955Stony.xie */ 60d5ec955Stony.xie 70d5ec955Stony.xie #include <arch_helpers.h> 80d5ec955Stony.xie #include <console.h> 9*ee1ebbd1SIsla Mitchell #include <ddr_parameter.h> 100d5ec955Stony.xie #include <debug.h> 110d5ec955Stony.xie #include <delay_timer.h> 120d5ec955Stony.xie #include <mmio.h> 130d5ec955Stony.xie #include <plat_private.h> 14*ee1ebbd1SIsla Mitchell #include <platform_def.h> 150d5ec955Stony.xie #include <rk3328_def.h> 160d5ec955Stony.xie #include <soc.h> 170d5ec955Stony.xie 180d5ec955Stony.xie /* Table of regions to map using the MMU. */ 190d5ec955Stony.xie const mmap_region_t plat_rk_mmap[] = { 200d5ec955Stony.xie MAP_REGION_FLAT(UART2_BASE, UART2_SIZE, 210d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 220d5ec955Stony.xie MAP_REGION_FLAT(PMU_BASE, PMU_SIZE, 230d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 240d5ec955Stony.xie MAP_REGION_FLAT(SGRF_BASE, SGRF_SIZE, 250d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 260d5ec955Stony.xie MAP_REGION_FLAT(GPIO0_BASE, GPIO0_SIZE, 270d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 280d5ec955Stony.xie MAP_REGION_FLAT(GPIO1_BASE, GPIO1_SIZE, 290d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 300d5ec955Stony.xie MAP_REGION_FLAT(GPIO2_BASE, GPIO2_SIZE, 310d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 320d5ec955Stony.xie MAP_REGION_FLAT(GPIO3_BASE, GPIO3_SIZE, 330d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 340d5ec955Stony.xie MAP_REGION_FLAT(CRU_BASE, CRU_SIZE, 350d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 360d5ec955Stony.xie MAP_REGION_FLAT(GRF_BASE, GRF_SIZE, 370d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 380d5ec955Stony.xie MAP_REGION_FLAT(FIREWALL_DDR_BASE, FIREWALL_DDR_SIZE, 390d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 400d5ec955Stony.xie MAP_REGION_FLAT(FIREWALL_CFG_BASE, FIREWALL_CFG_SIZE, 410d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 420d5ec955Stony.xie MAP_REGION_FLAT(STIME_BASE, STIME_SIZE, 430d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 440d5ec955Stony.xie MAP_REGION_FLAT(GIC400_BASE, GIC400_SIZE, 450d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 460d5ec955Stony.xie MAP_REGION_FLAT(PMUSRAM_BASE, PMUSRAM_SIZE, 470d5ec955Stony.xie MT_MEMORY | MT_RW | MT_SECURE), 480d5ec955Stony.xie MAP_REGION_FLAT(SHARE_MEM_BASE, SHARE_MEM_SIZE, 490d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 500d5ec955Stony.xie MAP_REGION_FLAT(DDR_GRF_BASE, DDR_GRF_SIZE, 510d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 520d5ec955Stony.xie MAP_REGION_FLAT(DDR_UPCTL_BASE, DDR_UPCTL_SIZE, 530d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 540d5ec955Stony.xie MAP_REGION_FLAT(PWM_BASE, PWM_SIZE, 550d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 560d5ec955Stony.xie MAP_REGION_FLAT(DDR_PARAM_BASE, DDR_PARAM_SIZE, 570d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 580d5ec955Stony.xie MAP_REGION_FLAT(EFUSE8_BASE, EFUSE8_SIZE, 590d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 600d5ec955Stony.xie MAP_REGION_FLAT(EFUSE32_BASE, EFUSE32_SIZE, 610d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 620d5ec955Stony.xie MAP_REGION_FLAT(DDR_PHY_BASE, DDR_PHY_SIZE, 630d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 640d5ec955Stony.xie MAP_REGION_FLAT(SERVER_MSCH_BASE, SERVER_MSCH_SIZE, 650d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 660d5ec955Stony.xie MAP_REGION_FLAT(DDR_MONITOR_BASE, DDR_MONITOR_SIZE, 670d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 680d5ec955Stony.xie MAP_REGION_FLAT(VOP_BASE, VOP_SIZE, 690d5ec955Stony.xie MT_DEVICE | MT_RW | MT_SECURE), 700d5ec955Stony.xie 710d5ec955Stony.xie { 0 } 720d5ec955Stony.xie }; 730d5ec955Stony.xie 740d5ec955Stony.xie /* The RockChip power domain tree descriptor */ 750d5ec955Stony.xie const unsigned char rockchip_power_domain_tree_desc[] = { 760d5ec955Stony.xie /* No of root nodes */ 770d5ec955Stony.xie PLATFORM_SYSTEM_COUNT, 780d5ec955Stony.xie /* No of children for the root node */ 790d5ec955Stony.xie PLATFORM_CLUSTER_COUNT, 800d5ec955Stony.xie /* No of children for the first cluster node */ 810d5ec955Stony.xie PLATFORM_CLUSTER0_CORE_COUNT, 820d5ec955Stony.xie }; 830d5ec955Stony.xie 840d5ec955Stony.xie void secure_timer_init(void) 850d5ec955Stony.xie { 860d5ec955Stony.xie mmio_write_32(STIMER_CHN_BASE(1) + TIMER_LOADE_COUNT0, 0xffffffff); 870d5ec955Stony.xie mmio_write_32(STIMER_CHN_BASE(1) + TIMER_LOADE_COUNT1, 0xffffffff); 880d5ec955Stony.xie /* auto reload & enable the timer */ 890d5ec955Stony.xie mmio_write_32(STIMER_CHN_BASE(1) + TIMER_CONTROL_REG, TIMER_EN); 900d5ec955Stony.xie } 910d5ec955Stony.xie 920d5ec955Stony.xie void sgrf_init(void) 930d5ec955Stony.xie { 940d5ec955Stony.xie uint32_t i, val; 950d5ec955Stony.xie struct param_ddr_usage usg; 960d5ec955Stony.xie 970d5ec955Stony.xie /* general secure regions */ 980d5ec955Stony.xie usg = ddr_region_usage_parse(DDR_PARAM_BASE, 990d5ec955Stony.xie PLAT_MAX_DDR_CAPACITY_MB); 1000d5ec955Stony.xie for (i = 0; i < usg.s_nr; i++) { 1010d5ec955Stony.xie /* enable secure */ 1020d5ec955Stony.xie val = mmio_read_32(FIREWALL_DDR_BASE + 1030d5ec955Stony.xie FIREWALL_DDR_FW_DDR_CON_REG); 1040d5ec955Stony.xie val |= BIT(7 - i); 1050d5ec955Stony.xie mmio_write_32(FIREWALL_DDR_BASE + 1060d5ec955Stony.xie FIREWALL_DDR_FW_DDR_CON_REG, val); 1070d5ec955Stony.xie /* map top and base */ 1080d5ec955Stony.xie mmio_write_32(FIREWALL_DDR_BASE + 1090d5ec955Stony.xie FIREWALL_DDR_FW_DDR_RGN(7 - i), 1100d5ec955Stony.xie RG_MAP_SECURE(usg.s_top[i], usg.s_base[i])); 1110d5ec955Stony.xie } 1120d5ec955Stony.xie 1130d5ec955Stony.xie /* set ddr rgn0_top and rga0_top as 0 */ 1140d5ec955Stony.xie mmio_write_32(FIREWALL_DDR_BASE + FIREWALL_DDR_FW_DDR_RGN(0), 0x0); 1150d5ec955Stony.xie 1160d5ec955Stony.xie /* set all slave ip into no-secure, except stimer */ 1170d5ec955Stony.xie mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(0), 1180d5ec955Stony.xie SGRF_SLV_S_ALL_NS); 1190d5ec955Stony.xie mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(1), 1200d5ec955Stony.xie SGRF_SLV_S_ALL_NS); 1210d5ec955Stony.xie mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(2), 1220d5ec955Stony.xie SGRF_SLV_S_ALL_NS | STIMER_S); 1230d5ec955Stony.xie mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(3), 1240d5ec955Stony.xie SGRF_SLV_S_ALL_NS); 1250d5ec955Stony.xie 1260d5ec955Stony.xie /* set all master ip into no-secure */ 1270d5ec955Stony.xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(2), 0xf0000000); 1280d5ec955Stony.xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(3), SGRF_MST_S_ALL_NS); 1290d5ec955Stony.xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON(4), SGRF_MST_S_ALL_NS); 1300d5ec955Stony.xie 1310d5ec955Stony.xie /* set DMAC into no-secure */ 1320d5ec955Stony.xie mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(3), DMA_IRQ_BOOT_NS); 1330d5ec955Stony.xie mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(4), DMA_PERI_CH_NS_15_0); 1340d5ec955Stony.xie mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(5), DMA_PERI_CH_NS_19_16); 1350d5ec955Stony.xie mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(5), DMA_MANAGER_BOOT_NS); 1360d5ec955Stony.xie 1370d5ec955Stony.xie /* soft reset dma before use */ 1380d5ec955Stony.xie mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(3), DMA_SOFTRST_REQ); 1390d5ec955Stony.xie udelay(5); 1400d5ec955Stony.xie mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(3), DMA_SOFTRST_RLS); 1410d5ec955Stony.xie } 1420d5ec955Stony.xie 1430d5ec955Stony.xie void plat_rockchip_soc_init(void) 1440d5ec955Stony.xie { 1450d5ec955Stony.xie secure_timer_init(); 1460d5ec955Stony.xie sgrf_init(); 1470d5ec955Stony.xie 1480d5ec955Stony.xie NOTICE("BL31:Rockchip release version: v%d.%d\n", 1490d5ec955Stony.xie MAJOR_VERSION, MINOR_VERSION); 1500d5ec955Stony.xie } 151