xref: /rk3399_ARM-atf/plat/rockchip/rk3328/drivers/soc/soc.c (revision 0d5ec955b8f7900ca33abf88638d499742531159)
1*0d5ec955Stony.xie /*
2*0d5ec955Stony.xie  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3*0d5ec955Stony.xie  *
4*0d5ec955Stony.xie  * Redistribution and use in source and binary forms, with or without
5*0d5ec955Stony.xie  * modification, are permitted provided that the following conditions are met:
6*0d5ec955Stony.xie  *
7*0d5ec955Stony.xie  * Redistributions of source code must retain the above copyright notice, this
8*0d5ec955Stony.xie  * list of conditions and the following disclaimer.
9*0d5ec955Stony.xie  *
10*0d5ec955Stony.xie  * Redistributions in binary form must reproduce the above copyright notice,
11*0d5ec955Stony.xie  * this list of conditions and the following disclaimer in the documentation
12*0d5ec955Stony.xie  * and/or other materials provided with the distribution.
13*0d5ec955Stony.xie  *
14*0d5ec955Stony.xie  * Neither the name of ARM nor the names of its contributors may be used
15*0d5ec955Stony.xie  * to endorse or promote products derived from this software without specific
16*0d5ec955Stony.xie  * prior written permission.
17*0d5ec955Stony.xie  *
18*0d5ec955Stony.xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19*0d5ec955Stony.xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20*0d5ec955Stony.xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21*0d5ec955Stony.xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22*0d5ec955Stony.xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23*0d5ec955Stony.xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24*0d5ec955Stony.xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25*0d5ec955Stony.xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26*0d5ec955Stony.xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27*0d5ec955Stony.xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28*0d5ec955Stony.xie  * POSSIBILITY OF SUCH DAMAGE.
29*0d5ec955Stony.xie  */
30*0d5ec955Stony.xie 
31*0d5ec955Stony.xie #include <arch_helpers.h>
32*0d5ec955Stony.xie #include <console.h>
33*0d5ec955Stony.xie #include <debug.h>
34*0d5ec955Stony.xie #include <delay_timer.h>
35*0d5ec955Stony.xie #include <mmio.h>
36*0d5ec955Stony.xie #include <platform_def.h>
37*0d5ec955Stony.xie #include <plat_private.h>
38*0d5ec955Stony.xie #include <ddr_parameter.h>
39*0d5ec955Stony.xie #include <rk3328_def.h>
40*0d5ec955Stony.xie #include <soc.h>
41*0d5ec955Stony.xie 
42*0d5ec955Stony.xie /* Table of regions to map using the MMU. */
43*0d5ec955Stony.xie const mmap_region_t plat_rk_mmap[] = {
44*0d5ec955Stony.xie 	MAP_REGION_FLAT(UART2_BASE, UART2_SIZE,
45*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
46*0d5ec955Stony.xie 	MAP_REGION_FLAT(PMU_BASE, PMU_SIZE,
47*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
48*0d5ec955Stony.xie 	MAP_REGION_FLAT(SGRF_BASE, SGRF_SIZE,
49*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
50*0d5ec955Stony.xie 	MAP_REGION_FLAT(GPIO0_BASE, GPIO0_SIZE,
51*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
52*0d5ec955Stony.xie 	MAP_REGION_FLAT(GPIO1_BASE, GPIO1_SIZE,
53*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
54*0d5ec955Stony.xie 	MAP_REGION_FLAT(GPIO2_BASE, GPIO2_SIZE,
55*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
56*0d5ec955Stony.xie 	MAP_REGION_FLAT(GPIO3_BASE, GPIO3_SIZE,
57*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
58*0d5ec955Stony.xie 	MAP_REGION_FLAT(CRU_BASE, CRU_SIZE,
59*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
60*0d5ec955Stony.xie 	MAP_REGION_FLAT(GRF_BASE, GRF_SIZE,
61*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
62*0d5ec955Stony.xie 	MAP_REGION_FLAT(FIREWALL_DDR_BASE, FIREWALL_DDR_SIZE,
63*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
64*0d5ec955Stony.xie 	MAP_REGION_FLAT(FIREWALL_CFG_BASE, FIREWALL_CFG_SIZE,
65*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
66*0d5ec955Stony.xie 	MAP_REGION_FLAT(STIME_BASE, STIME_SIZE,
67*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
68*0d5ec955Stony.xie 	MAP_REGION_FLAT(GIC400_BASE, GIC400_SIZE,
69*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
70*0d5ec955Stony.xie 	MAP_REGION_FLAT(PMUSRAM_BASE, PMUSRAM_SIZE,
71*0d5ec955Stony.xie 			MT_MEMORY | MT_RW | MT_SECURE),
72*0d5ec955Stony.xie 	MAP_REGION_FLAT(SHARE_MEM_BASE, SHARE_MEM_SIZE,
73*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
74*0d5ec955Stony.xie 	MAP_REGION_FLAT(DDR_GRF_BASE, DDR_GRF_SIZE,
75*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
76*0d5ec955Stony.xie 	MAP_REGION_FLAT(DDR_UPCTL_BASE, DDR_UPCTL_SIZE,
77*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
78*0d5ec955Stony.xie 	MAP_REGION_FLAT(PWM_BASE, PWM_SIZE,
79*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
80*0d5ec955Stony.xie 	MAP_REGION_FLAT(DDR_PARAM_BASE, DDR_PARAM_SIZE,
81*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
82*0d5ec955Stony.xie 	MAP_REGION_FLAT(EFUSE8_BASE, EFUSE8_SIZE,
83*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
84*0d5ec955Stony.xie 	MAP_REGION_FLAT(EFUSE32_BASE, EFUSE32_SIZE,
85*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
86*0d5ec955Stony.xie 	MAP_REGION_FLAT(DDR_PHY_BASE, DDR_PHY_SIZE,
87*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
88*0d5ec955Stony.xie 	MAP_REGION_FLAT(SERVER_MSCH_BASE, SERVER_MSCH_SIZE,
89*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
90*0d5ec955Stony.xie 	MAP_REGION_FLAT(DDR_MONITOR_BASE, DDR_MONITOR_SIZE,
91*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
92*0d5ec955Stony.xie 	MAP_REGION_FLAT(VOP_BASE, VOP_SIZE,
93*0d5ec955Stony.xie 			MT_DEVICE | MT_RW | MT_SECURE),
94*0d5ec955Stony.xie 
95*0d5ec955Stony.xie 	{ 0 }
96*0d5ec955Stony.xie };
97*0d5ec955Stony.xie 
98*0d5ec955Stony.xie /* The RockChip power domain tree descriptor */
99*0d5ec955Stony.xie const unsigned char rockchip_power_domain_tree_desc[] = {
100*0d5ec955Stony.xie 	/* No of root nodes */
101*0d5ec955Stony.xie 	PLATFORM_SYSTEM_COUNT,
102*0d5ec955Stony.xie 	/* No of children for the root node */
103*0d5ec955Stony.xie 	PLATFORM_CLUSTER_COUNT,
104*0d5ec955Stony.xie 	/* No of children for the first cluster node */
105*0d5ec955Stony.xie 	PLATFORM_CLUSTER0_CORE_COUNT,
106*0d5ec955Stony.xie };
107*0d5ec955Stony.xie 
108*0d5ec955Stony.xie void secure_timer_init(void)
109*0d5ec955Stony.xie {
110*0d5ec955Stony.xie 	mmio_write_32(STIMER_CHN_BASE(1) + TIMER_LOADE_COUNT0, 0xffffffff);
111*0d5ec955Stony.xie 	mmio_write_32(STIMER_CHN_BASE(1) + TIMER_LOADE_COUNT1, 0xffffffff);
112*0d5ec955Stony.xie 	/* auto reload & enable the timer */
113*0d5ec955Stony.xie 	mmio_write_32(STIMER_CHN_BASE(1) + TIMER_CONTROL_REG, TIMER_EN);
114*0d5ec955Stony.xie }
115*0d5ec955Stony.xie 
116*0d5ec955Stony.xie void sgrf_init(void)
117*0d5ec955Stony.xie {
118*0d5ec955Stony.xie 	uint32_t i, val;
119*0d5ec955Stony.xie 	struct param_ddr_usage usg;
120*0d5ec955Stony.xie 
121*0d5ec955Stony.xie 	/* general secure regions */
122*0d5ec955Stony.xie 	usg = ddr_region_usage_parse(DDR_PARAM_BASE,
123*0d5ec955Stony.xie 				     PLAT_MAX_DDR_CAPACITY_MB);
124*0d5ec955Stony.xie 	for (i = 0; i < usg.s_nr; i++) {
125*0d5ec955Stony.xie 		/* enable secure */
126*0d5ec955Stony.xie 		val = mmio_read_32(FIREWALL_DDR_BASE +
127*0d5ec955Stony.xie 			      FIREWALL_DDR_FW_DDR_CON_REG);
128*0d5ec955Stony.xie 		val |= BIT(7 - i);
129*0d5ec955Stony.xie 		mmio_write_32(FIREWALL_DDR_BASE +
130*0d5ec955Stony.xie 			      FIREWALL_DDR_FW_DDR_CON_REG, val);
131*0d5ec955Stony.xie 		/* map top and base */
132*0d5ec955Stony.xie 		mmio_write_32(FIREWALL_DDR_BASE +
133*0d5ec955Stony.xie 			      FIREWALL_DDR_FW_DDR_RGN(7 - i),
134*0d5ec955Stony.xie 			      RG_MAP_SECURE(usg.s_top[i], usg.s_base[i]));
135*0d5ec955Stony.xie 	}
136*0d5ec955Stony.xie 
137*0d5ec955Stony.xie 	/* set ddr rgn0_top and rga0_top as 0 */
138*0d5ec955Stony.xie 	mmio_write_32(FIREWALL_DDR_BASE + FIREWALL_DDR_FW_DDR_RGN(0), 0x0);
139*0d5ec955Stony.xie 
140*0d5ec955Stony.xie 	/* set all slave ip into no-secure, except stimer */
141*0d5ec955Stony.xie 	mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(0),
142*0d5ec955Stony.xie 		      SGRF_SLV_S_ALL_NS);
143*0d5ec955Stony.xie 	mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(1),
144*0d5ec955Stony.xie 		      SGRF_SLV_S_ALL_NS);
145*0d5ec955Stony.xie 	mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(2),
146*0d5ec955Stony.xie 		      SGRF_SLV_S_ALL_NS | STIMER_S);
147*0d5ec955Stony.xie 	mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(3),
148*0d5ec955Stony.xie 		      SGRF_SLV_S_ALL_NS);
149*0d5ec955Stony.xie 
150*0d5ec955Stony.xie 	/* set all master ip into no-secure */
151*0d5ec955Stony.xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(2), 0xf0000000);
152*0d5ec955Stony.xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(3), SGRF_MST_S_ALL_NS);
153*0d5ec955Stony.xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(4), SGRF_MST_S_ALL_NS);
154*0d5ec955Stony.xie 
155*0d5ec955Stony.xie 	/* set DMAC into no-secure */
156*0d5ec955Stony.xie 	mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(3), DMA_IRQ_BOOT_NS);
157*0d5ec955Stony.xie 	mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(4), DMA_PERI_CH_NS_15_0);
158*0d5ec955Stony.xie 	mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(5), DMA_PERI_CH_NS_19_16);
159*0d5ec955Stony.xie 	mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(5), DMA_MANAGER_BOOT_NS);
160*0d5ec955Stony.xie 
161*0d5ec955Stony.xie 	/* soft reset dma before use */
162*0d5ec955Stony.xie 	mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(3), DMA_SOFTRST_REQ);
163*0d5ec955Stony.xie 	udelay(5);
164*0d5ec955Stony.xie 	mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(3), DMA_SOFTRST_RLS);
165*0d5ec955Stony.xie }
166*0d5ec955Stony.xie 
167*0d5ec955Stony.xie void plat_rockchip_soc_init(void)
168*0d5ec955Stony.xie {
169*0d5ec955Stony.xie 	secure_timer_init();
170*0d5ec955Stony.xie 	sgrf_init();
171*0d5ec955Stony.xie 
172*0d5ec955Stony.xie 	NOTICE("BL31:Rockchip release version: v%d.%d\n",
173*0d5ec955Stony.xie 	       MAJOR_VERSION, MINOR_VERSION);
174*0d5ec955Stony.xie }
175