xref: /rk3399_ARM-atf/plat/rockchip/rk3288/drivers/secure/secure.h (revision 8742f8574bcbb513480c53645dbc5b72ea5f451e)
1*780e3f24SHeiko Stuebner /*
2*780e3f24SHeiko Stuebner  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3*780e3f24SHeiko Stuebner  *
4*780e3f24SHeiko Stuebner  * SPDX-License-Identifier: BSD-3-Clause
5*780e3f24SHeiko Stuebner  */
6*780e3f24SHeiko Stuebner 
7*780e3f24SHeiko Stuebner #ifndef SECURE_H
8*780e3f24SHeiko Stuebner #define SECURE_H
9*780e3f24SHeiko Stuebner 
10*780e3f24SHeiko Stuebner /******************************************************************************
11*780e3f24SHeiko Stuebner  * TZPC TrustZone controller
12*780e3f24SHeiko Stuebner  ******************************************************************************/
13*780e3f24SHeiko Stuebner 
14*780e3f24SHeiko Stuebner #define TZPC_R0SIZE			0x0
15*780e3f24SHeiko Stuebner #define TZPC_SRAM_SECURE_4K(n)		((n) > 0x200 ? 0x200 : (n))
16*780e3f24SHeiko Stuebner #define TZPC_DECPROT1STAT		0x80c
17*780e3f24SHeiko Stuebner #define TZPC_DECPROT1SET		0x810
18*780e3f24SHeiko Stuebner #define TZPC_DECPROT1CLR		0x814
19*780e3f24SHeiko Stuebner #define TZPC_DECPROT2STAT		0x818
20*780e3f24SHeiko Stuebner #define TZPC_DECPROT2SET		0x818
21*780e3f24SHeiko Stuebner #define TZPC_DECPROT2CLR		0x820
22*780e3f24SHeiko Stuebner 
23*780e3f24SHeiko Stuebner /**************************************************
24*780e3f24SHeiko Stuebner  * sgrf reg, offset
25*780e3f24SHeiko Stuebner  **************************************************/
26*780e3f24SHeiko Stuebner /*
27*780e3f24SHeiko Stuebner  * soc_con0-5 start at 0x0, soc_con6-... start art 0x50
28*780e3f24SHeiko Stuebner  * adjusted for the 5 lower registers
29*780e3f24SHeiko Stuebner  */
30*780e3f24SHeiko Stuebner #define SGRF_SOC_CON(n)			((((n) < 6) ? 0x0 : 0x38) + (n) * 4)
31*780e3f24SHeiko Stuebner #define SGRF_BUSDMAC_CON(n)		(0x20 + (n) * 4)
32*780e3f24SHeiko Stuebner #define SGRF_CPU_CON(n)			(0x40 + (n) * 4)
33*780e3f24SHeiko Stuebner #define SGRF_SOC_STATUS(n)		(0x100 + (n) * 4)
34*780e3f24SHeiko Stuebner #define SGRF_FAST_BOOT_ADDR		0x120
35*780e3f24SHeiko Stuebner 
36*780e3f24SHeiko Stuebner /* SGRF_SOC_CON0 */
37*780e3f24SHeiko Stuebner #define SGRF_FAST_BOOT_ENA		BIT_WITH_WMSK(8)
38*780e3f24SHeiko Stuebner #define SGRF_FAST_BOOT_DIS		WMSK_BIT(8)
39*780e3f24SHeiko Stuebner #define SGRF_PCLK_WDT_GATE		BIT_WITH_WMSK(6)
40*780e3f24SHeiko Stuebner #define SGRF_PCLK_WDT_UNGATE		WMSK_BIT(6)
41*780e3f24SHeiko Stuebner #define SGRF_PCLK_STIMER_GATE		BIT_WITH_WMSK(4)
42*780e3f24SHeiko Stuebner 
43*780e3f24SHeiko Stuebner #define SGRF_SOC_CON2_MST_NS		0xffe0ffe0
44*780e3f24SHeiko Stuebner #define SGRF_SOC_CON3_MST_NS		0x003f003f
45*780e3f24SHeiko Stuebner 
46*780e3f24SHeiko Stuebner /* SGRF_SOC_CON4 */
47*780e3f24SHeiko Stuebner #define SGRF_SOC_CON4_SECURE_WMSK	0xffff0000
48*780e3f24SHeiko Stuebner #define SGRF_DDRC1_SECURE		BIT_WITH_WMSK(12)
49*780e3f24SHeiko Stuebner #define SGRF_DDRC0_SECURE		BIT_WITH_WMSK(11)
50*780e3f24SHeiko Stuebner #define SGRF_PMUSRAM_SECURE		BIT_WITH_WMSK(8)
51*780e3f24SHeiko Stuebner #define SGRF_WDT_SECURE			BIT_WITH_WMSK(7)
52*780e3f24SHeiko Stuebner #define SGRF_STIMER_SECURE		BIT_WITH_WMSK(6)
53*780e3f24SHeiko Stuebner 
54*780e3f24SHeiko Stuebner /* SGRF_SOC_CON5 */
55*780e3f24SHeiko Stuebner #define SGRF_SLV_SEC_BYPS		BIT_WITH_WMSK(15)
56*780e3f24SHeiko Stuebner #define SGRF_SLV_SEC_NO_BYPS		WMSK_BIT(15)
57*780e3f24SHeiko Stuebner #define SGRF_SOC_CON5_SECURE_WMSK	0x00ff0000
58*780e3f24SHeiko Stuebner 
59*780e3f24SHeiko Stuebner /* ddr regions in SGRF_SOC_CON6 and following */
60*780e3f24SHeiko Stuebner #define SGRF_DDR_RGN_SECURE_SEL		BIT_WITH_WMSK(15)
61*780e3f24SHeiko Stuebner #define SGRF_DDR_RGN_SECURE_EN		BIT_WITH_WMSK(14)
62*780e3f24SHeiko Stuebner #define SGRF_DDR_RGN_ADDR_WMSK		0x0fff
63*780e3f24SHeiko Stuebner 
64*780e3f24SHeiko Stuebner /* SGRF_SOC_CON21 */
65*780e3f24SHeiko Stuebner /* All security of the DDR RGNs are bypassed */
66*780e3f24SHeiko Stuebner #define SGRF_DDR_RGN_BYPS		BIT_WITH_WMSK(15)
67*780e3f24SHeiko Stuebner #define SGRF_DDR_RGN_NO_BYPS		WMSK_BIT(15)
68*780e3f24SHeiko Stuebner 
69*780e3f24SHeiko Stuebner /* SGRF_CPU_CON0 */
70*780e3f24SHeiko Stuebner #define SGRF_DAPDEVICE_ENA		BIT_WITH_WMSK(0)
71*780e3f24SHeiko Stuebner #define SGRF_DAPDEVICE_MSK		WMSK_BIT(0)
72*780e3f24SHeiko Stuebner 
73*780e3f24SHeiko Stuebner /*****************************************************************************
74*780e3f24SHeiko Stuebner  * core-axi
75*780e3f24SHeiko Stuebner  *****************************************************************************/
76*780e3f24SHeiko Stuebner #define CORE_AXI_SECURITY0		0x08
77*780e3f24SHeiko Stuebner #define AXI_SECURITY0_GIC		BIT(0)
78*780e3f24SHeiko Stuebner 
79*780e3f24SHeiko Stuebner /*****************************************************************************
80*780e3f24SHeiko Stuebner  * secure timer
81*780e3f24SHeiko Stuebner  *****************************************************************************/
82*780e3f24SHeiko Stuebner #define TIMER_LOAD_COUNT0		0x00
83*780e3f24SHeiko Stuebner #define TIMER_LOAD_COUNT1		0x04
84*780e3f24SHeiko Stuebner #define TIMER_CURRENT_VALUE0		0x08
85*780e3f24SHeiko Stuebner #define TIMER_CURRENT_VALUE1		0x0C
86*780e3f24SHeiko Stuebner #define TIMER_CONTROL_REG		0x10
87*780e3f24SHeiko Stuebner #define TIMER_INTSTATUS			0x18
88*780e3f24SHeiko Stuebner 
89*780e3f24SHeiko Stuebner #define TIMER_EN			0x1
90*780e3f24SHeiko Stuebner 
91*780e3f24SHeiko Stuebner #define STIMER1_BASE			(STIME_BASE + 0x20)
92*780e3f24SHeiko Stuebner 
93*780e3f24SHeiko Stuebner /* export secure operating APIs */
94*780e3f24SHeiko Stuebner void secure_watchdog_gate(void);
95*780e3f24SHeiko Stuebner void secure_watchdog_ungate(void);
96*780e3f24SHeiko Stuebner void secure_gic_init(void);
97*780e3f24SHeiko Stuebner void secure_timer_init(void);
98*780e3f24SHeiko Stuebner void secure_sgrf_init(void);
99*780e3f24SHeiko Stuebner void secure_sgrf_ddr_rgn_init(void);
100*780e3f24SHeiko Stuebner __pmusramfunc void sram_secure_timer_init(void);
101*780e3f24SHeiko Stuebner 
102*780e3f24SHeiko Stuebner #endif /* SECURE_H */
103