xref: /rk3399_ARM-atf/plat/rockchip/common/rockchip_gicv3.c (revision 9a207532f8216bf83fed0891fed9ed0bc72ca450)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
76fba6e04STony Xie #include <platform_def.h>
8*09d40e0eSAntonio Nino Diaz 
9*09d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
10*09d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
11*09d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv3.h>
12*09d40e0eSAntonio Nino Diaz #include <lib/utils.h>
13*09d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
146fba6e04STony Xie 
156fba6e04STony Xie /******************************************************************************
166fba6e04STony Xie  * The following functions are defined as weak to allow a platform to override
176fba6e04STony Xie  * the way the GICv3 driver is initialised and used.
186fba6e04STony Xie  *****************************************************************************/
196fba6e04STony Xie #pragma weak plat_rockchip_gic_driver_init
206fba6e04STony Xie #pragma weak plat_rockchip_gic_init
216fba6e04STony Xie #pragma weak plat_rockchip_gic_cpuif_enable
226fba6e04STony Xie #pragma weak plat_rockchip_gic_cpuif_disable
236fba6e04STony Xie #pragma weak plat_rockchip_gic_pcpu_init
246fba6e04STony Xie 
256fba6e04STony Xie /* The GICv3 driver only needs to be initialized in EL3 */
266fba6e04STony Xie uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
276fba6e04STony Xie 
282d6f1f01SAntonio Nino Diaz static const interrupt_prop_t g01s_interrupt_props[] = {
292d6f1f01SAntonio Nino Diaz 	PLAT_RK_GICV3_G0_IRQS,
302d6f1f01SAntonio Nino Diaz 	PLAT_RK_GICV3_G1S_IRQS
316fba6e04STony Xie };
326fba6e04STony Xie 
plat_rockchip_mpidr_to_core_pos(unsigned long mpidr)336fba6e04STony Xie static unsigned int plat_rockchip_mpidr_to_core_pos(unsigned long mpidr)
346fba6e04STony Xie {
356fba6e04STony Xie 	return (unsigned int)plat_core_pos_by_mpidr(mpidr);
366fba6e04STony Xie }
376fba6e04STony Xie 
386fba6e04STony Xie const gicv3_driver_data_t rockchip_gic_data = {
396fba6e04STony Xie 	.gicd_base = PLAT_RK_GICD_BASE,
406fba6e04STony Xie 	.gicr_base = PLAT_RK_GICR_BASE,
412d6f1f01SAntonio Nino Diaz 	.interrupt_props = g01s_interrupt_props,
422d6f1f01SAntonio Nino Diaz 	.interrupt_props_num = ARRAY_SIZE(g01s_interrupt_props),
436fba6e04STony Xie 	.rdistif_num = PLATFORM_CORE_COUNT,
446fba6e04STony Xie 	.rdistif_base_addrs = rdistif_base_addrs,
456fba6e04STony Xie 	.mpidr_to_core_pos = plat_rockchip_mpidr_to_core_pos,
466fba6e04STony Xie };
476fba6e04STony Xie 
plat_rockchip_gic_driver_init(void)486fba6e04STony Xie void plat_rockchip_gic_driver_init(void)
496fba6e04STony Xie {
506fba6e04STony Xie 	/*
516fba6e04STony Xie 	 * The GICv3 driver is initialized in EL3 and does not need
526fba6e04STony Xie 	 * to be initialized again in SEL1. This is because the S-EL1
536fba6e04STony Xie 	 * can use GIC system registers to manage interrupts and does
546fba6e04STony Xie 	 * not need GIC interface base addresses to be configured.
556fba6e04STony Xie 	 */
563d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
576fba6e04STony Xie 	gicv3_driver_init(&rockchip_gic_data);
586fba6e04STony Xie #endif
596fba6e04STony Xie }
606fba6e04STony Xie 
616fba6e04STony Xie /******************************************************************************
626fba6e04STony Xie  * RockChip common helper to initialize the GIC. Only invoked
636fba6e04STony Xie  * by BL31
646fba6e04STony Xie  *****************************************************************************/
plat_rockchip_gic_init(void)656fba6e04STony Xie void plat_rockchip_gic_init(void)
666fba6e04STony Xie {
676fba6e04STony Xie 	gicv3_distif_init();
686fba6e04STony Xie 	gicv3_rdistif_init(plat_my_core_pos());
696fba6e04STony Xie 	gicv3_cpuif_enable(plat_my_core_pos());
706fba6e04STony Xie }
716fba6e04STony Xie 
726fba6e04STony Xie /******************************************************************************
736fba6e04STony Xie  * RockChip common helper to enable the GIC CPU interface
746fba6e04STony Xie  *****************************************************************************/
plat_rockchip_gic_cpuif_enable(void)756fba6e04STony Xie void plat_rockchip_gic_cpuif_enable(void)
766fba6e04STony Xie {
776fba6e04STony Xie 	gicv3_cpuif_enable(plat_my_core_pos());
786fba6e04STony Xie }
796fba6e04STony Xie 
806fba6e04STony Xie /******************************************************************************
816fba6e04STony Xie  * RockChip common helper to disable the GIC CPU interface
826fba6e04STony Xie  *****************************************************************************/
plat_rockchip_gic_cpuif_disable(void)836fba6e04STony Xie void plat_rockchip_gic_cpuif_disable(void)
846fba6e04STony Xie {
856fba6e04STony Xie 	gicv3_cpuif_disable(plat_my_core_pos());
866fba6e04STony Xie }
876fba6e04STony Xie 
886fba6e04STony Xie /******************************************************************************
896fba6e04STony Xie  * RockChip common helper to initialize the per-cpu redistributor interface
906fba6e04STony Xie  * in GICv3
916fba6e04STony Xie  *****************************************************************************/
plat_rockchip_gic_pcpu_init(void)926fba6e04STony Xie void plat_rockchip_gic_pcpu_init(void)
936fba6e04STony Xie {
946fba6e04STony Xie 	gicv3_rdistif_init(plat_my_core_pos());
956fba6e04STony Xie }
96