xref: /rk3399_ARM-atf/plat/rockchip/common/plat_pm.c (revision f1be00da0b0acf90355558e01d5f8e1f79c0d481)
16fba6e04STony Xie /*
2*f1be00daSLouis Mayencourt  * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
76fba6e04STony Xie #include <assert.h>
8ee1ebbd1SIsla Mitchell #include <errno.h>
909d40e0eSAntonio Nino Diaz 
10ee1ebbd1SIsla Mitchell #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <drivers/console.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1609d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
1709d40e0eSAntonio Nino Diaz 
1809d40e0eSAntonio Nino Diaz #include <plat_private.h>
196fba6e04STony Xie 
206fba6e04STony Xie /* Macros to read the rk power domain state */
216fba6e04STony Xie #define RK_CORE_PWR_STATE(state) \
226fba6e04STony Xie 	((state)->pwr_domain_state[MPIDR_AFFLVL0])
236fba6e04STony Xie #define RK_CLUSTER_PWR_STATE(state) \
246fba6e04STony Xie 	((state)->pwr_domain_state[MPIDR_AFFLVL1])
256fba6e04STony Xie #define RK_SYSTEM_PWR_STATE(state) \
266fba6e04STony Xie 	((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
276fba6e04STony Xie 
286fba6e04STony Xie static uintptr_t rockchip_sec_entrypoint;
296fba6e04STony Xie 
30f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_on
31f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_off
32f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_off
33f32ab444Stony.xie #pragma weak rockchip_soc_sys_pwr_dm_suspend
34f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_suspend
35f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_suspend
36f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_on_finish
37f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_on_finish
38f32ab444Stony.xie #pragma weak rockchip_soc_sys_pwr_dm_resume
39f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_resume
40f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_resume
41f32ab444Stony.xie #pragma weak rockchip_soc_soft_reset
42f32ab444Stony.xie #pragma weak rockchip_soc_system_off
43f32ab444Stony.xie #pragma weak rockchip_soc_sys_pd_pwr_dn_wfi
44f32ab444Stony.xie #pragma weak rockchip_soc_cores_pd_pwr_dn_wfi
45f32ab444Stony.xie 
46f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint)
47f32ab444Stony.xie {
48f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
49f32ab444Stony.xie }
50f32ab444Stony.xie 
51f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
52f32ab444Stony.xie 				 plat_local_state_t lvl_state)
53f32ab444Stony.xie {
54f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
55f32ab444Stony.xie }
56f32ab444Stony.xie 
57f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void)
58f32ab444Stony.xie {
59f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
60f32ab444Stony.xie }
61f32ab444Stony.xie 
62f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void)
63f32ab444Stony.xie {
64f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
65f32ab444Stony.xie }
66f32ab444Stony.xie 
67f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void)
68f32ab444Stony.xie {
69f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
70f32ab444Stony.xie }
71f32ab444Stony.xie 
72f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,
73f32ab444Stony.xie 				     plat_local_state_t lvl_state)
74f32ab444Stony.xie {
75f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
76f32ab444Stony.xie }
77f32ab444Stony.xie 
78f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
79f32ab444Stony.xie 				       plat_local_state_t lvl_state)
80f32ab444Stony.xie {
81f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
82f32ab444Stony.xie }
83f32ab444Stony.xie 
84f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void)
85f32ab444Stony.xie {
86f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
87f32ab444Stony.xie }
88f32ab444Stony.xie 
89f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void)
90f32ab444Stony.xie {
91f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
92f32ab444Stony.xie }
93f32ab444Stony.xie 
94f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,
95f32ab444Stony.xie 				    plat_local_state_t lvl_state)
96f32ab444Stony.xie {
97f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
98f32ab444Stony.xie }
99f32ab444Stony.xie 
100f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void)
101f32ab444Stony.xie {
102f32ab444Stony.xie 	return PSCI_E_NOT_SUPPORTED;
103f32ab444Stony.xie }
104f32ab444Stony.xie 
105f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void)
106f32ab444Stony.xie {
107f32ab444Stony.xie 	while (1)
108f32ab444Stony.xie 		;
109f32ab444Stony.xie }
110f32ab444Stony.xie 
111f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void)
112f32ab444Stony.xie {
113f32ab444Stony.xie 	while (1)
114f32ab444Stony.xie 		;
115f32ab444Stony.xie }
116f32ab444Stony.xie 
117f32ab444Stony.xie void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi(
118f32ab444Stony.xie 				const psci_power_state_t *target_state)
119f32ab444Stony.xie {
120f32ab444Stony.xie 	psci_power_down_wfi();
121f32ab444Stony.xie }
122f32ab444Stony.xie 
123f32ab444Stony.xie void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void)
124f32ab444Stony.xie {
125f32ab444Stony.xie 	psci_power_down_wfi();
126f32ab444Stony.xie }
1276fba6e04STony Xie 
1286fba6e04STony Xie /*******************************************************************************
1296fba6e04STony Xie  * Rockchip standard platform handler called to check the validity of the power
1306fba6e04STony Xie  * state parameter.
1316fba6e04STony Xie  ******************************************************************************/
1326fba6e04STony Xie int rockchip_validate_power_state(unsigned int power_state,
1336fba6e04STony Xie 				  psci_power_state_t *req_state)
1346fba6e04STony Xie {
1356fba6e04STony Xie 	int pstate = psci_get_pstate_type(power_state);
1366fba6e04STony Xie 	int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
1376fba6e04STony Xie 	int i;
1386fba6e04STony Xie 
1396fba6e04STony Xie 	assert(req_state);
1406fba6e04STony Xie 
1416fba6e04STony Xie 	if (pwr_lvl > PLAT_MAX_PWR_LVL)
1426fba6e04STony Xie 		return PSCI_E_INVALID_PARAMS;
1436fba6e04STony Xie 
1446fba6e04STony Xie 	/* Sanity check the requested state */
1456fba6e04STony Xie 	if (pstate == PSTATE_TYPE_STANDBY) {
1466fba6e04STony Xie 		/*
1476fba6e04STony Xie 		 * It's probably to enter standby only on power level 0
1486fba6e04STony Xie 		 * ignore any other power level.
1496fba6e04STony Xie 		 */
1506fba6e04STony Xie 		if (pwr_lvl != MPIDR_AFFLVL0)
1516fba6e04STony Xie 			return PSCI_E_INVALID_PARAMS;
1526fba6e04STony Xie 
1536fba6e04STony Xie 		req_state->pwr_domain_state[MPIDR_AFFLVL0] =
1546fba6e04STony Xie 					PLAT_MAX_RET_STATE;
1556fba6e04STony Xie 	} else {
1566fba6e04STony Xie 		for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++)
1576fba6e04STony Xie 			req_state->pwr_domain_state[i] =
1586fba6e04STony Xie 					PLAT_MAX_OFF_STATE;
1599ec78bdfSTony Xie 
1609ec78bdfSTony Xie 		for (i = (pwr_lvl + 1); i <= PLAT_MAX_PWR_LVL; i++)
1619ec78bdfSTony Xie 			req_state->pwr_domain_state[i] =
1629ec78bdfSTony Xie 					PLAT_MAX_RET_STATE;
1636fba6e04STony Xie 	}
1646fba6e04STony Xie 
1656fba6e04STony Xie 	/* We expect the 'state id' to be zero */
1666fba6e04STony Xie 	if (psci_get_pstate_id(power_state))
1676fba6e04STony Xie 		return PSCI_E_INVALID_PARAMS;
1686fba6e04STony Xie 
1696fba6e04STony Xie 	return PSCI_E_SUCCESS;
1706fba6e04STony Xie }
1716fba6e04STony Xie 
1726fba6e04STony Xie void rockchip_get_sys_suspend_power_state(psci_power_state_t *req_state)
1736fba6e04STony Xie {
1746fba6e04STony Xie 	int i;
1756fba6e04STony Xie 
1766fba6e04STony Xie 	for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
1776fba6e04STony Xie 		req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
1786fba6e04STony Xie }
1796fba6e04STony Xie 
1806fba6e04STony Xie /*******************************************************************************
1816fba6e04STony Xie  * RockChip handler called when a CPU is about to enter standby.
1826fba6e04STony Xie  ******************************************************************************/
1836fba6e04STony Xie void rockchip_cpu_standby(plat_local_state_t cpu_state)
1846fba6e04STony Xie {
185*f1be00daSLouis Mayencourt 	u_register_t scr;
1866fba6e04STony Xie 
1876fba6e04STony Xie 	assert(cpu_state == PLAT_MAX_RET_STATE);
1886fba6e04STony Xie 
1896fba6e04STony Xie 	scr = read_scr_el3();
1906fba6e04STony Xie 	/* Enable PhysicalIRQ bit for NS world to wake the CPU */
1916fba6e04STony Xie 	write_scr_el3(scr | SCR_IRQ_BIT);
1926fba6e04STony Xie 	isb();
1936fba6e04STony Xie 	dsb();
1946fba6e04STony Xie 	wfi();
1956fba6e04STony Xie 
1966fba6e04STony Xie 	/*
1976fba6e04STony Xie 	 * Restore SCR to the original value, synchronisation of scr_el3 is
1986fba6e04STony Xie 	 * done by eret while el3_exit to save some execution cycles.
1996fba6e04STony Xie 	 */
2006fba6e04STony Xie 	write_scr_el3(scr);
2016fba6e04STony Xie }
2026fba6e04STony Xie 
2036fba6e04STony Xie /*******************************************************************************
2046fba6e04STony Xie  * RockChip handler called when a power domain is about to be turned on. The
2056fba6e04STony Xie  * mpidr determines the CPU to be turned on.
2066fba6e04STony Xie  ******************************************************************************/
2076fba6e04STony Xie int rockchip_pwr_domain_on(u_register_t mpidr)
2086fba6e04STony Xie {
209f32ab444Stony.xie 	return rockchip_soc_cores_pwr_dm_on(mpidr, rockchip_sec_entrypoint);
2106fba6e04STony Xie }
2116fba6e04STony Xie 
2126fba6e04STony Xie /*******************************************************************************
2136fba6e04STony Xie  * RockChip handler called when a power domain is about to be turned off. The
2146fba6e04STony Xie  * target_state encodes the power state that each level should transition to.
2156fba6e04STony Xie  ******************************************************************************/
2166fba6e04STony Xie void rockchip_pwr_domain_off(const psci_power_state_t *target_state)
2176fba6e04STony Xie {
2189ec78bdfSTony Xie 	uint32_t lvl;
2199ec78bdfSTony Xie 	plat_local_state_t lvl_state;
220f32ab444Stony.xie 	int ret;
2219ec78bdfSTony Xie 
2226fba6e04STony Xie 	assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE);
2236fba6e04STony Xie 
2246fba6e04STony Xie 	plat_rockchip_gic_cpuif_disable();
2256fba6e04STony Xie 
2266fba6e04STony Xie 	if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
2276fba6e04STony Xie 		plat_cci_disable();
2289ec78bdfSTony Xie 
229f32ab444Stony.xie 	rockchip_soc_cores_pwr_dm_off();
2309ec78bdfSTony Xie 
2319ec78bdfSTony Xie 	for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
2329ec78bdfSTony Xie 		lvl_state = target_state->pwr_domain_state[lvl];
233f32ab444Stony.xie 		ret = rockchip_soc_hlvl_pwr_dm_off(lvl, lvl_state);
234f32ab444Stony.xie 		if (ret == PSCI_E_NOT_SUPPORTED)
235f32ab444Stony.xie 			break;
2369ec78bdfSTony Xie 	}
2376fba6e04STony Xie }
2386fba6e04STony Xie 
2396fba6e04STony Xie /*******************************************************************************
2406fba6e04STony Xie  * RockChip handler called when a power domain is about to be suspended. The
2416fba6e04STony Xie  * target_state encodes the power state that each level should transition to.
2426fba6e04STony Xie  ******************************************************************************/
2436fba6e04STony Xie void rockchip_pwr_domain_suspend(const psci_power_state_t *target_state)
2446fba6e04STony Xie {
2459ec78bdfSTony Xie 	uint32_t lvl;
2469ec78bdfSTony Xie 	plat_local_state_t lvl_state;
247f32ab444Stony.xie 	int ret;
2489ec78bdfSTony Xie 
2499ec78bdfSTony Xie 	if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
2506fba6e04STony Xie 		return;
2516fba6e04STony Xie 
2523284ce15SDerek Basehore 	/* Prevent interrupts from spuriously waking up this cpu */
2533284ce15SDerek Basehore 	plat_rockchip_gic_cpuif_disable();
2543284ce15SDerek Basehore 
255f32ab444Stony.xie 	if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
256f32ab444Stony.xie 		rockchip_soc_sys_pwr_dm_suspend();
257f32ab444Stony.xie 	else
258f32ab444Stony.xie 		rockchip_soc_cores_pwr_dm_suspend();
2596fba6e04STony Xie 
2606fba6e04STony Xie 	/* Perform the common cluster specific operations */
2616fba6e04STony Xie 	if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
2626fba6e04STony Xie 		plat_cci_disable();
2639ec78bdfSTony Xie 
26463ebf051STony Xie 	if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
26563ebf051STony Xie 		return;
26663ebf051STony Xie 
2679ec78bdfSTony Xie 	for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
2689ec78bdfSTony Xie 		lvl_state = target_state->pwr_domain_state[lvl];
269f32ab444Stony.xie 		ret = rockchip_soc_hlvl_pwr_dm_suspend(lvl, lvl_state);
270f32ab444Stony.xie 		if (ret == PSCI_E_NOT_SUPPORTED)
271f32ab444Stony.xie 			break;
2729ec78bdfSTony Xie 	}
2736fba6e04STony Xie }
2746fba6e04STony Xie 
2756fba6e04STony Xie /*******************************************************************************
2766fba6e04STony Xie  * RockChip handler called when a power domain has just been powered on after
2776fba6e04STony Xie  * being turned off earlier. The target_state encodes the low power state that
2786fba6e04STony Xie  * each level has woken up from.
2796fba6e04STony Xie  ******************************************************************************/
2806fba6e04STony Xie void rockchip_pwr_domain_on_finish(const psci_power_state_t *target_state)
2816fba6e04STony Xie {
2829ec78bdfSTony Xie 	uint32_t lvl;
2839ec78bdfSTony Xie 	plat_local_state_t lvl_state;
284f32ab444Stony.xie 	int ret;
2859ec78bdfSTony Xie 
2866fba6e04STony Xie 	assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE);
2876fba6e04STony Xie 
2889ec78bdfSTony Xie 	for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
2899ec78bdfSTony Xie 		lvl_state = target_state->pwr_domain_state[lvl];
290f32ab444Stony.xie 		ret = rockchip_soc_hlvl_pwr_dm_on_finish(lvl, lvl_state);
291f32ab444Stony.xie 		if (ret == PSCI_E_NOT_SUPPORTED)
292f32ab444Stony.xie 			break;
2939ec78bdfSTony Xie 	}
2949ec78bdfSTony Xie 
295f32ab444Stony.xie 	rockchip_soc_cores_pwr_dm_on_finish();
2966fba6e04STony Xie 
2976fba6e04STony Xie 	/* Perform the common cluster specific operations */
2986fba6e04STony Xie 	if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
2996fba6e04STony Xie 		/* Enable coherency if this cluster was off */
3006fba6e04STony Xie 		plat_cci_enable();
3016fba6e04STony Xie 	}
3026fba6e04STony Xie 
3036fba6e04STony Xie 	/* Enable the gic cpu interface */
3046fba6e04STony Xie 	plat_rockchip_gic_pcpu_init();
3056fba6e04STony Xie 
3066fba6e04STony Xie 	/* Program the gic per-cpu distributor or re-distributor interface */
3076fba6e04STony Xie 	plat_rockchip_gic_cpuif_enable();
3086fba6e04STony Xie }
3096fba6e04STony Xie 
3106fba6e04STony Xie /*******************************************************************************
3116fba6e04STony Xie  * RockChip handler called when a power domain has just been powered on after
3126fba6e04STony Xie  * having been suspended earlier. The target_state encodes the low power state
3136fba6e04STony Xie  * that each level has woken up from.
3146fba6e04STony Xie  * TODO: At the moment we reuse the on finisher and reinitialize the secure
3156fba6e04STony Xie  * context. Need to implement a separate suspend finisher.
3166fba6e04STony Xie  ******************************************************************************/
3176fba6e04STony Xie void rockchip_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
3186fba6e04STony Xie {
3199ec78bdfSTony Xie 	uint32_t lvl;
3209ec78bdfSTony Xie 	plat_local_state_t lvl_state;
321f32ab444Stony.xie 	int ret;
3229ec78bdfSTony Xie 
3236fba6e04STony Xie 	/* Nothing to be done on waking up from retention from CPU level */
3249ec78bdfSTony Xie 	if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
3256fba6e04STony Xie 		return;
3266fba6e04STony Xie 
32763ebf051STony Xie 	if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
328f32ab444Stony.xie 		rockchip_soc_sys_pwr_dm_resume();
32963ebf051STony Xie 		goto comm_finish;
33063ebf051STony Xie 	}
33163ebf051STony Xie 
3329ec78bdfSTony Xie 	for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
3339ec78bdfSTony Xie 		lvl_state = target_state->pwr_domain_state[lvl];
334f32ab444Stony.xie 		ret = rockchip_soc_hlvl_pwr_dm_resume(lvl, lvl_state);
335f32ab444Stony.xie 		if (ret == PSCI_E_NOT_SUPPORTED)
336f32ab444Stony.xie 			break;
3379ec78bdfSTony Xie 	}
3389ec78bdfSTony Xie 
339f32ab444Stony.xie 	rockchip_soc_cores_pwr_dm_resume();
340f32ab444Stony.xie 
3419ec78bdfSTony Xie 	/*
34263ebf051STony Xie 	 * Program the gic per-cpu distributor or re-distributor interface.
3437e1bedb6SCaesar Wang 	 * For sys power domain operation, resuming of the gic needs to operate
344f32ab444Stony.xie 	 * in rockchip_soc_sys_pwr_dm_resume(), according to the sys power mode
3457e1bedb6SCaesar Wang 	 * implements.
3469ec78bdfSTony Xie 	 */
3479ec78bdfSTony Xie 	plat_rockchip_gic_cpuif_enable();
3486fba6e04STony Xie 
34963ebf051STony Xie comm_finish:
3506fba6e04STony Xie 	/* Perform the common cluster specific operations */
3516fba6e04STony Xie 	if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
3526fba6e04STony Xie 		/* Enable coherency if this cluster was off */
3536fba6e04STony Xie 		plat_cci_enable();
3546fba6e04STony Xie 	}
3556fba6e04STony Xie }
3566fba6e04STony Xie 
3576fba6e04STony Xie /*******************************************************************************
3586fba6e04STony Xie  * RockChip handlers to reboot the system
3596fba6e04STony Xie  ******************************************************************************/
3606fba6e04STony Xie static void __dead2 rockchip_system_reset(void)
3616fba6e04STony Xie {
362f32ab444Stony.xie 	rockchip_soc_soft_reset();
3636fba6e04STony Xie }
3646fba6e04STony Xie 
3656fba6e04STony Xie /*******************************************************************************
36686c253e4SCaesar Wang  * RockChip handlers to power off the system
36786c253e4SCaesar Wang  ******************************************************************************/
36886c253e4SCaesar Wang static void __dead2 rockchip_system_poweroff(void)
36986c253e4SCaesar Wang {
370f32ab444Stony.xie 	rockchip_soc_system_off();
371f32ab444Stony.xie }
37286c253e4SCaesar Wang 
3739bb0b3c6SAntonio Nino Diaz static void __dead2 rockchip_pd_pwr_down_wfi(
3749bb0b3c6SAntonio Nino Diaz 		const psci_power_state_t *target_state)
3759bb0b3c6SAntonio Nino Diaz {
3769bb0b3c6SAntonio Nino Diaz 	if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
3779bb0b3c6SAntonio Nino Diaz 		rockchip_soc_sys_pd_pwr_dn_wfi();
3789bb0b3c6SAntonio Nino Diaz 	else
3799bb0b3c6SAntonio Nino Diaz 		rockchip_soc_cores_pd_pwr_dn_wfi(target_state);
3809bb0b3c6SAntonio Nino Diaz }
3819bb0b3c6SAntonio Nino Diaz 
38286c253e4SCaesar Wang /*******************************************************************************
3836fba6e04STony Xie  * Export the platform handlers via plat_rockchip_psci_pm_ops. The rockchip
3846fba6e04STony Xie  * standard
3856fba6e04STony Xie  * platform layer will take care of registering the handlers with PSCI.
3866fba6e04STony Xie  ******************************************************************************/
3876fba6e04STony Xie const plat_psci_ops_t plat_rockchip_psci_pm_ops = {
3886fba6e04STony Xie 	.cpu_standby = rockchip_cpu_standby,
3896fba6e04STony Xie 	.pwr_domain_on = rockchip_pwr_domain_on,
3906fba6e04STony Xie 	.pwr_domain_off = rockchip_pwr_domain_off,
3916fba6e04STony Xie 	.pwr_domain_suspend = rockchip_pwr_domain_suspend,
3926fba6e04STony Xie 	.pwr_domain_on_finish = rockchip_pwr_domain_on_finish,
3936fba6e04STony Xie 	.pwr_domain_suspend_finish = rockchip_pwr_domain_suspend_finish,
3940d5ec955Stony.xie 	.pwr_domain_pwr_down_wfi = rockchip_pd_pwr_down_wfi,
3956fba6e04STony Xie 	.system_reset = rockchip_system_reset,
39686c253e4SCaesar Wang 	.system_off = rockchip_system_poweroff,
3976fba6e04STony Xie 	.validate_power_state = rockchip_validate_power_state,
3986fba6e04STony Xie 	.get_sys_suspend_power_state = rockchip_get_sys_suspend_power_state
3996fba6e04STony Xie };
4006fba6e04STony Xie 
4016fba6e04STony Xie int plat_setup_psci_ops(uintptr_t sec_entrypoint,
4026fba6e04STony Xie 			const plat_psci_ops_t **psci_ops)
4036fba6e04STony Xie {
4046fba6e04STony Xie 	*psci_ops = &plat_rockchip_psci_pm_ops;
4056fba6e04STony Xie 	rockchip_sec_entrypoint = sec_entrypoint;
4066fba6e04STony Xie 	return 0;
4076fba6e04STony Xie }
4086fba6e04STony Xie 
4099ec78bdfSTony Xie uintptr_t plat_get_sec_entrypoint(void)
4109ec78bdfSTony Xie {
4119ec78bdfSTony Xie 	assert(rockchip_sec_entrypoint);
4129ec78bdfSTony Xie 	return rockchip_sec_entrypoint;
4139ec78bdfSTony Xie }
414