16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 4*82cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 76fba6e04STony Xie #include <arch_helpers.h> 86fba6e04STony Xie #include <assert.h> 96fba6e04STony Xie #include <console.h> 106fba6e04STony Xie #include <errno.h> 116fba6e04STony Xie #include <debug.h> 126fba6e04STony Xie #include <psci.h> 136fba6e04STony Xie #include <delay_timer.h> 146fba6e04STony Xie #include <platform_def.h> 156fba6e04STony Xie #include <plat_private.h> 166fba6e04STony Xie 176fba6e04STony Xie /* Macros to read the rk power domain state */ 186fba6e04STony Xie #define RK_CORE_PWR_STATE(state) \ 196fba6e04STony Xie ((state)->pwr_domain_state[MPIDR_AFFLVL0]) 206fba6e04STony Xie #define RK_CLUSTER_PWR_STATE(state) \ 216fba6e04STony Xie ((state)->pwr_domain_state[MPIDR_AFFLVL1]) 226fba6e04STony Xie #define RK_SYSTEM_PWR_STATE(state) \ 236fba6e04STony Xie ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL]) 246fba6e04STony Xie 256fba6e04STony Xie static uintptr_t rockchip_sec_entrypoint; 266fba6e04STony Xie 27f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_on 28f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_off 29f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_off 30f32ab444Stony.xie #pragma weak rockchip_soc_sys_pwr_dm_suspend 31f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_suspend 32f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_suspend 33f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_on_finish 34f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_on_finish 35f32ab444Stony.xie #pragma weak rockchip_soc_sys_pwr_dm_resume 36f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_resume 37f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_resume 38f32ab444Stony.xie #pragma weak rockchip_soc_soft_reset 39f32ab444Stony.xie #pragma weak rockchip_soc_system_off 40f32ab444Stony.xie #pragma weak rockchip_soc_sys_pd_pwr_dn_wfi 41f32ab444Stony.xie #pragma weak rockchip_soc_cores_pd_pwr_dn_wfi 42f32ab444Stony.xie 43f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint) 44f32ab444Stony.xie { 45f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 46f32ab444Stony.xie } 47f32ab444Stony.xie 48f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl, 49f32ab444Stony.xie plat_local_state_t lvl_state) 50f32ab444Stony.xie { 51f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 52f32ab444Stony.xie } 53f32ab444Stony.xie 54f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void) 55f32ab444Stony.xie { 56f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 57f32ab444Stony.xie } 58f32ab444Stony.xie 59f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void) 60f32ab444Stony.xie { 61f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 62f32ab444Stony.xie } 63f32ab444Stony.xie 64f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void) 65f32ab444Stony.xie { 66f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 67f32ab444Stony.xie } 68f32ab444Stony.xie 69f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl, 70f32ab444Stony.xie plat_local_state_t lvl_state) 71f32ab444Stony.xie { 72f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 73f32ab444Stony.xie } 74f32ab444Stony.xie 75f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl, 76f32ab444Stony.xie plat_local_state_t lvl_state) 77f32ab444Stony.xie { 78f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 79f32ab444Stony.xie } 80f32ab444Stony.xie 81f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void) 82f32ab444Stony.xie { 83f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 84f32ab444Stony.xie } 85f32ab444Stony.xie 86f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void) 87f32ab444Stony.xie { 88f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 89f32ab444Stony.xie } 90f32ab444Stony.xie 91f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl, 92f32ab444Stony.xie plat_local_state_t lvl_state) 93f32ab444Stony.xie { 94f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 95f32ab444Stony.xie } 96f32ab444Stony.xie 97f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void) 98f32ab444Stony.xie { 99f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED; 100f32ab444Stony.xie } 101f32ab444Stony.xie 102f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void) 103f32ab444Stony.xie { 104f32ab444Stony.xie while (1) 105f32ab444Stony.xie ; 106f32ab444Stony.xie } 107f32ab444Stony.xie 108f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void) 109f32ab444Stony.xie { 110f32ab444Stony.xie while (1) 111f32ab444Stony.xie ; 112f32ab444Stony.xie } 113f32ab444Stony.xie 114f32ab444Stony.xie void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi( 115f32ab444Stony.xie const psci_power_state_t *target_state) 116f32ab444Stony.xie { 117f32ab444Stony.xie psci_power_down_wfi(); 118f32ab444Stony.xie } 119f32ab444Stony.xie 120f32ab444Stony.xie void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void) 121f32ab444Stony.xie { 122f32ab444Stony.xie psci_power_down_wfi(); 123f32ab444Stony.xie } 1246fba6e04STony Xie 1256fba6e04STony Xie /******************************************************************************* 1266fba6e04STony Xie * Rockchip standard platform handler called to check the validity of the power 1276fba6e04STony Xie * state parameter. 1286fba6e04STony Xie ******************************************************************************/ 1296fba6e04STony Xie int rockchip_validate_power_state(unsigned int power_state, 1306fba6e04STony Xie psci_power_state_t *req_state) 1316fba6e04STony Xie { 1326fba6e04STony Xie int pstate = psci_get_pstate_type(power_state); 1336fba6e04STony Xie int pwr_lvl = psci_get_pstate_pwrlvl(power_state); 1346fba6e04STony Xie int i; 1356fba6e04STony Xie 1366fba6e04STony Xie assert(req_state); 1376fba6e04STony Xie 1386fba6e04STony Xie if (pwr_lvl > PLAT_MAX_PWR_LVL) 1396fba6e04STony Xie return PSCI_E_INVALID_PARAMS; 1406fba6e04STony Xie 1416fba6e04STony Xie /* Sanity check the requested state */ 1426fba6e04STony Xie if (pstate == PSTATE_TYPE_STANDBY) { 1436fba6e04STony Xie /* 1446fba6e04STony Xie * It's probably to enter standby only on power level 0 1456fba6e04STony Xie * ignore any other power level. 1466fba6e04STony Xie */ 1476fba6e04STony Xie if (pwr_lvl != MPIDR_AFFLVL0) 1486fba6e04STony Xie return PSCI_E_INVALID_PARAMS; 1496fba6e04STony Xie 1506fba6e04STony Xie req_state->pwr_domain_state[MPIDR_AFFLVL0] = 1516fba6e04STony Xie PLAT_MAX_RET_STATE; 1526fba6e04STony Xie } else { 1536fba6e04STony Xie for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++) 1546fba6e04STony Xie req_state->pwr_domain_state[i] = 1556fba6e04STony Xie PLAT_MAX_OFF_STATE; 1569ec78bdfSTony Xie 1579ec78bdfSTony Xie for (i = (pwr_lvl + 1); i <= PLAT_MAX_PWR_LVL; i++) 1589ec78bdfSTony Xie req_state->pwr_domain_state[i] = 1599ec78bdfSTony Xie PLAT_MAX_RET_STATE; 1606fba6e04STony Xie } 1616fba6e04STony Xie 1626fba6e04STony Xie /* We expect the 'state id' to be zero */ 1636fba6e04STony Xie if (psci_get_pstate_id(power_state)) 1646fba6e04STony Xie return PSCI_E_INVALID_PARAMS; 1656fba6e04STony Xie 1666fba6e04STony Xie return PSCI_E_SUCCESS; 1676fba6e04STony Xie } 1686fba6e04STony Xie 1696fba6e04STony Xie void rockchip_get_sys_suspend_power_state(psci_power_state_t *req_state) 1706fba6e04STony Xie { 1716fba6e04STony Xie int i; 1726fba6e04STony Xie 1736fba6e04STony Xie for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) 1746fba6e04STony Xie req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; 1756fba6e04STony Xie } 1766fba6e04STony Xie 1776fba6e04STony Xie /******************************************************************************* 1786fba6e04STony Xie * RockChip handler called when a CPU is about to enter standby. 1796fba6e04STony Xie ******************************************************************************/ 1806fba6e04STony Xie void rockchip_cpu_standby(plat_local_state_t cpu_state) 1816fba6e04STony Xie { 1826fba6e04STony Xie unsigned int scr; 1836fba6e04STony Xie 1846fba6e04STony Xie assert(cpu_state == PLAT_MAX_RET_STATE); 1856fba6e04STony Xie 1866fba6e04STony Xie scr = read_scr_el3(); 1876fba6e04STony Xie /* Enable PhysicalIRQ bit for NS world to wake the CPU */ 1886fba6e04STony Xie write_scr_el3(scr | SCR_IRQ_BIT); 1896fba6e04STony Xie isb(); 1906fba6e04STony Xie dsb(); 1916fba6e04STony Xie wfi(); 1926fba6e04STony Xie 1936fba6e04STony Xie /* 1946fba6e04STony Xie * Restore SCR to the original value, synchronisation of scr_el3 is 1956fba6e04STony Xie * done by eret while el3_exit to save some execution cycles. 1966fba6e04STony Xie */ 1976fba6e04STony Xie write_scr_el3(scr); 1986fba6e04STony Xie } 1996fba6e04STony Xie 2006fba6e04STony Xie /******************************************************************************* 2016fba6e04STony Xie * RockChip handler called when a power domain is about to be turned on. The 2026fba6e04STony Xie * mpidr determines the CPU to be turned on. 2036fba6e04STony Xie ******************************************************************************/ 2046fba6e04STony Xie int rockchip_pwr_domain_on(u_register_t mpidr) 2056fba6e04STony Xie { 206f32ab444Stony.xie return rockchip_soc_cores_pwr_dm_on(mpidr, rockchip_sec_entrypoint); 2076fba6e04STony Xie } 2086fba6e04STony Xie 2096fba6e04STony Xie /******************************************************************************* 2106fba6e04STony Xie * RockChip handler called when a power domain is about to be turned off. The 2116fba6e04STony Xie * target_state encodes the power state that each level should transition to. 2126fba6e04STony Xie ******************************************************************************/ 2136fba6e04STony Xie void rockchip_pwr_domain_off(const psci_power_state_t *target_state) 2146fba6e04STony Xie { 2159ec78bdfSTony Xie uint32_t lvl; 2169ec78bdfSTony Xie plat_local_state_t lvl_state; 217f32ab444Stony.xie int ret; 2189ec78bdfSTony Xie 2196fba6e04STony Xie assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE); 2206fba6e04STony Xie 2216fba6e04STony Xie plat_rockchip_gic_cpuif_disable(); 2226fba6e04STony Xie 2236fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 2246fba6e04STony Xie plat_cci_disable(); 2259ec78bdfSTony Xie 226f32ab444Stony.xie rockchip_soc_cores_pwr_dm_off(); 2279ec78bdfSTony Xie 2289ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 2299ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl]; 230f32ab444Stony.xie ret = rockchip_soc_hlvl_pwr_dm_off(lvl, lvl_state); 231f32ab444Stony.xie if (ret == PSCI_E_NOT_SUPPORTED) 232f32ab444Stony.xie break; 2339ec78bdfSTony Xie } 2346fba6e04STony Xie } 2356fba6e04STony Xie 2366fba6e04STony Xie /******************************************************************************* 2376fba6e04STony Xie * RockChip handler called when a power domain is about to be suspended. The 2386fba6e04STony Xie * target_state encodes the power state that each level should transition to. 2396fba6e04STony Xie ******************************************************************************/ 2406fba6e04STony Xie void rockchip_pwr_domain_suspend(const psci_power_state_t *target_state) 2416fba6e04STony Xie { 2429ec78bdfSTony Xie uint32_t lvl; 2439ec78bdfSTony Xie plat_local_state_t lvl_state; 244f32ab444Stony.xie int ret; 2459ec78bdfSTony Xie 2469ec78bdfSTony Xie if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE) 2476fba6e04STony Xie return; 2486fba6e04STony Xie 249f32ab444Stony.xie if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 250f32ab444Stony.xie rockchip_soc_sys_pwr_dm_suspend(); 251f32ab444Stony.xie else 252f32ab444Stony.xie rockchip_soc_cores_pwr_dm_suspend(); 2536fba6e04STony Xie 2546fba6e04STony Xie /* Prevent interrupts from spuriously waking up this cpu */ 2556fba6e04STony Xie plat_rockchip_gic_cpuif_disable(); 2566fba6e04STony Xie 2576fba6e04STony Xie /* Perform the common cluster specific operations */ 2586fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 2596fba6e04STony Xie plat_cci_disable(); 2609ec78bdfSTony Xie 26163ebf051STony Xie if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 26263ebf051STony Xie return; 26363ebf051STony Xie 2649ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 2659ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl]; 266f32ab444Stony.xie ret = rockchip_soc_hlvl_pwr_dm_suspend(lvl, lvl_state); 267f32ab444Stony.xie if (ret == PSCI_E_NOT_SUPPORTED) 268f32ab444Stony.xie break; 2699ec78bdfSTony Xie } 2706fba6e04STony Xie } 2716fba6e04STony Xie 2726fba6e04STony Xie /******************************************************************************* 2736fba6e04STony Xie * RockChip handler called when a power domain has just been powered on after 2746fba6e04STony Xie * being turned off earlier. The target_state encodes the low power state that 2756fba6e04STony Xie * each level has woken up from. 2766fba6e04STony Xie ******************************************************************************/ 2776fba6e04STony Xie void rockchip_pwr_domain_on_finish(const psci_power_state_t *target_state) 2786fba6e04STony Xie { 2799ec78bdfSTony Xie uint32_t lvl; 2809ec78bdfSTony Xie plat_local_state_t lvl_state; 281f32ab444Stony.xie int ret; 2829ec78bdfSTony Xie 2836fba6e04STony Xie assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE); 2846fba6e04STony Xie 2859ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 2869ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl]; 287f32ab444Stony.xie ret = rockchip_soc_hlvl_pwr_dm_on_finish(lvl, lvl_state); 288f32ab444Stony.xie if (ret == PSCI_E_NOT_SUPPORTED) 289f32ab444Stony.xie break; 2909ec78bdfSTony Xie } 2919ec78bdfSTony Xie 292f32ab444Stony.xie rockchip_soc_cores_pwr_dm_on_finish(); 2936fba6e04STony Xie 2946fba6e04STony Xie /* Perform the common cluster specific operations */ 2956fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 2966fba6e04STony Xie /* Enable coherency if this cluster was off */ 2976fba6e04STony Xie plat_cci_enable(); 2986fba6e04STony Xie } 2996fba6e04STony Xie 3006fba6e04STony Xie /* Enable the gic cpu interface */ 3016fba6e04STony Xie plat_rockchip_gic_pcpu_init(); 3026fba6e04STony Xie 3036fba6e04STony Xie /* Program the gic per-cpu distributor or re-distributor interface */ 3046fba6e04STony Xie plat_rockchip_gic_cpuif_enable(); 3056fba6e04STony Xie } 3066fba6e04STony Xie 3076fba6e04STony Xie /******************************************************************************* 3086fba6e04STony Xie * RockChip handler called when a power domain has just been powered on after 3096fba6e04STony Xie * having been suspended earlier. The target_state encodes the low power state 3106fba6e04STony Xie * that each level has woken up from. 3116fba6e04STony Xie * TODO: At the moment we reuse the on finisher and reinitialize the secure 3126fba6e04STony Xie * context. Need to implement a separate suspend finisher. 3136fba6e04STony Xie ******************************************************************************/ 3146fba6e04STony Xie void rockchip_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 3156fba6e04STony Xie { 3169ec78bdfSTony Xie uint32_t lvl; 3179ec78bdfSTony Xie plat_local_state_t lvl_state; 318f32ab444Stony.xie int ret; 3199ec78bdfSTony Xie 3206fba6e04STony Xie /* Nothing to be done on waking up from retention from CPU level */ 3219ec78bdfSTony Xie if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE) 3226fba6e04STony Xie return; 3236fba6e04STony Xie 32463ebf051STony Xie if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 325f32ab444Stony.xie rockchip_soc_sys_pwr_dm_resume(); 32663ebf051STony Xie goto comm_finish; 32763ebf051STony Xie } 32863ebf051STony Xie 3299ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 3309ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl]; 331f32ab444Stony.xie ret = rockchip_soc_hlvl_pwr_dm_resume(lvl, lvl_state); 332f32ab444Stony.xie if (ret == PSCI_E_NOT_SUPPORTED) 333f32ab444Stony.xie break; 3349ec78bdfSTony Xie } 3359ec78bdfSTony Xie 336f32ab444Stony.xie rockchip_soc_cores_pwr_dm_resume(); 337f32ab444Stony.xie 3389ec78bdfSTony Xie /* 33963ebf051STony Xie * Program the gic per-cpu distributor or re-distributor interface. 3407e1bedb6SCaesar Wang * For sys power domain operation, resuming of the gic needs to operate 341f32ab444Stony.xie * in rockchip_soc_sys_pwr_dm_resume(), according to the sys power mode 3427e1bedb6SCaesar Wang * implements. 3439ec78bdfSTony Xie */ 3449ec78bdfSTony Xie plat_rockchip_gic_cpuif_enable(); 3456fba6e04STony Xie 34663ebf051STony Xie comm_finish: 3476fba6e04STony Xie /* Perform the common cluster specific operations */ 3486fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 3496fba6e04STony Xie /* Enable coherency if this cluster was off */ 3506fba6e04STony Xie plat_cci_enable(); 3516fba6e04STony Xie } 3526fba6e04STony Xie } 3536fba6e04STony Xie 3546fba6e04STony Xie /******************************************************************************* 3556fba6e04STony Xie * RockChip handlers to reboot the system 3566fba6e04STony Xie ******************************************************************************/ 3576fba6e04STony Xie static void __dead2 rockchip_system_reset(void) 3586fba6e04STony Xie { 359f32ab444Stony.xie rockchip_soc_soft_reset(); 3606fba6e04STony Xie } 3616fba6e04STony Xie 3626fba6e04STony Xie /******************************************************************************* 36386c253e4SCaesar Wang * RockChip handlers to power off the system 36486c253e4SCaesar Wang ******************************************************************************/ 36586c253e4SCaesar Wang static void __dead2 rockchip_system_poweroff(void) 36686c253e4SCaesar Wang { 367f32ab444Stony.xie rockchip_soc_system_off(); 368f32ab444Stony.xie } 36986c253e4SCaesar Wang 37086c253e4SCaesar Wang /******************************************************************************* 3716fba6e04STony Xie * Export the platform handlers via plat_rockchip_psci_pm_ops. The rockchip 3726fba6e04STony Xie * standard 3736fba6e04STony Xie * platform layer will take care of registering the handlers with PSCI. 3746fba6e04STony Xie ******************************************************************************/ 3756fba6e04STony Xie const plat_psci_ops_t plat_rockchip_psci_pm_ops = { 3766fba6e04STony Xie .cpu_standby = rockchip_cpu_standby, 3776fba6e04STony Xie .pwr_domain_on = rockchip_pwr_domain_on, 3786fba6e04STony Xie .pwr_domain_off = rockchip_pwr_domain_off, 3796fba6e04STony Xie .pwr_domain_suspend = rockchip_pwr_domain_suspend, 3806fba6e04STony Xie .pwr_domain_on_finish = rockchip_pwr_domain_on_finish, 3816fba6e04STony Xie .pwr_domain_suspend_finish = rockchip_pwr_domain_suspend_finish, 3826fba6e04STony Xie .system_reset = rockchip_system_reset, 38386c253e4SCaesar Wang .system_off = rockchip_system_poweroff, 3846fba6e04STony Xie .validate_power_state = rockchip_validate_power_state, 3856fba6e04STony Xie .get_sys_suspend_power_state = rockchip_get_sys_suspend_power_state 3866fba6e04STony Xie }; 3876fba6e04STony Xie 3886fba6e04STony Xie int plat_setup_psci_ops(uintptr_t sec_entrypoint, 3896fba6e04STony Xie const plat_psci_ops_t **psci_ops) 3906fba6e04STony Xie { 3916fba6e04STony Xie *psci_ops = &plat_rockchip_psci_pm_ops; 3926fba6e04STony Xie rockchip_sec_entrypoint = sec_entrypoint; 3936fba6e04STony Xie return 0; 3946fba6e04STony Xie } 3956fba6e04STony Xie 3969ec78bdfSTony Xie uintptr_t plat_get_sec_entrypoint(void) 3979ec78bdfSTony Xie { 3989ec78bdfSTony Xie assert(rockchip_sec_entrypoint); 3999ec78bdfSTony Xie return rockchip_sec_entrypoint; 4009ec78bdfSTony Xie } 401