16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 46fba6e04STony Xie * Redistribution and use in source and binary forms, with or without 56fba6e04STony Xie * modification, are permitted provided that the following conditions are met: 66fba6e04STony Xie * 76fba6e04STony Xie * Redistributions of source code must retain the above copyright notice, this 86fba6e04STony Xie * list of conditions and the following disclaimer. 96fba6e04STony Xie * 106fba6e04STony Xie * Redistributions in binary form must reproduce the above copyright notice, 116fba6e04STony Xie * this list of conditions and the following disclaimer in the documentation 126fba6e04STony Xie * and/or other materials provided with the distribution. 136fba6e04STony Xie * 146fba6e04STony Xie * Neither the name of ARM nor the names of its contributors may be used 156fba6e04STony Xie * to endorse or promote products derived from this software without specific 166fba6e04STony Xie * prior written permission. 176fba6e04STony Xie * 186fba6e04STony Xie * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 196fba6e04STony Xie * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 206fba6e04STony Xie * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 216fba6e04STony Xie * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 226fba6e04STony Xie * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 236fba6e04STony Xie * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 246fba6e04STony Xie * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 256fba6e04STony Xie * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 266fba6e04STony Xie * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 276fba6e04STony Xie * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 286fba6e04STony Xie * POSSIBILITY OF SUCH DAMAGE. 296fba6e04STony Xie */ 306fba6e04STony Xie 316fba6e04STony Xie #include <arch_helpers.h> 326fba6e04STony Xie #include <assert.h> 336fba6e04STony Xie #include <console.h> 346fba6e04STony Xie #include <errno.h> 356fba6e04STony Xie #include <debug.h> 366fba6e04STony Xie #include <psci.h> 376fba6e04STony Xie #include <delay_timer.h> 386fba6e04STony Xie #include <platform_def.h> 396fba6e04STony Xie #include <plat_private.h> 406fba6e04STony Xie 416fba6e04STony Xie /* Macros to read the rk power domain state */ 426fba6e04STony Xie #define RK_CORE_PWR_STATE(state) \ 436fba6e04STony Xie ((state)->pwr_domain_state[MPIDR_AFFLVL0]) 446fba6e04STony Xie #define RK_CLUSTER_PWR_STATE(state) \ 456fba6e04STony Xie ((state)->pwr_domain_state[MPIDR_AFFLVL1]) 466fba6e04STony Xie #define RK_SYSTEM_PWR_STATE(state) \ 476fba6e04STony Xie ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL]) 486fba6e04STony Xie 496fba6e04STony Xie static uintptr_t rockchip_sec_entrypoint; 506fba6e04STony Xie 516fba6e04STony Xie static struct rockchip_pm_ops_cb *rockchip_ops; 526fba6e04STony Xie 536fba6e04STony Xie /******************************************************************************* 546fba6e04STony Xie * Rockchip standard platform handler called to check the validity of the power 556fba6e04STony Xie * state parameter. 566fba6e04STony Xie ******************************************************************************/ 576fba6e04STony Xie int rockchip_validate_power_state(unsigned int power_state, 586fba6e04STony Xie psci_power_state_t *req_state) 596fba6e04STony Xie { 606fba6e04STony Xie int pstate = psci_get_pstate_type(power_state); 616fba6e04STony Xie int pwr_lvl = psci_get_pstate_pwrlvl(power_state); 626fba6e04STony Xie int i; 636fba6e04STony Xie 646fba6e04STony Xie assert(req_state); 656fba6e04STony Xie 666fba6e04STony Xie if (pwr_lvl > PLAT_MAX_PWR_LVL) 676fba6e04STony Xie return PSCI_E_INVALID_PARAMS; 686fba6e04STony Xie 696fba6e04STony Xie /* Sanity check the requested state */ 706fba6e04STony Xie if (pstate == PSTATE_TYPE_STANDBY) { 716fba6e04STony Xie /* 726fba6e04STony Xie * It's probably to enter standby only on power level 0 736fba6e04STony Xie * ignore any other power level. 746fba6e04STony Xie */ 756fba6e04STony Xie if (pwr_lvl != MPIDR_AFFLVL0) 766fba6e04STony Xie return PSCI_E_INVALID_PARAMS; 776fba6e04STony Xie 786fba6e04STony Xie req_state->pwr_domain_state[MPIDR_AFFLVL0] = 796fba6e04STony Xie PLAT_MAX_RET_STATE; 806fba6e04STony Xie } else { 816fba6e04STony Xie for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++) 826fba6e04STony Xie req_state->pwr_domain_state[i] = 836fba6e04STony Xie PLAT_MAX_OFF_STATE; 849ec78bdfSTony Xie 859ec78bdfSTony Xie for (i = (pwr_lvl + 1); i <= PLAT_MAX_PWR_LVL; i++) 869ec78bdfSTony Xie req_state->pwr_domain_state[i] = 879ec78bdfSTony Xie PLAT_MAX_RET_STATE; 886fba6e04STony Xie } 896fba6e04STony Xie 906fba6e04STony Xie /* We expect the 'state id' to be zero */ 916fba6e04STony Xie if (psci_get_pstate_id(power_state)) 926fba6e04STony Xie return PSCI_E_INVALID_PARAMS; 936fba6e04STony Xie 946fba6e04STony Xie return PSCI_E_SUCCESS; 956fba6e04STony Xie } 966fba6e04STony Xie 976fba6e04STony Xie void rockchip_get_sys_suspend_power_state(psci_power_state_t *req_state) 986fba6e04STony Xie { 996fba6e04STony Xie int i; 1006fba6e04STony Xie 1016fba6e04STony Xie for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) 1026fba6e04STony Xie req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; 1036fba6e04STony Xie } 1046fba6e04STony Xie 1056fba6e04STony Xie /******************************************************************************* 1066fba6e04STony Xie * RockChip handler called when a CPU is about to enter standby. 1076fba6e04STony Xie ******************************************************************************/ 1086fba6e04STony Xie void rockchip_cpu_standby(plat_local_state_t cpu_state) 1096fba6e04STony Xie { 1106fba6e04STony Xie unsigned int scr; 1116fba6e04STony Xie 1126fba6e04STony Xie assert(cpu_state == PLAT_MAX_RET_STATE); 1136fba6e04STony Xie 1146fba6e04STony Xie scr = read_scr_el3(); 1156fba6e04STony Xie /* Enable PhysicalIRQ bit for NS world to wake the CPU */ 1166fba6e04STony Xie write_scr_el3(scr | SCR_IRQ_BIT); 1176fba6e04STony Xie isb(); 1186fba6e04STony Xie dsb(); 1196fba6e04STony Xie wfi(); 1206fba6e04STony Xie 1216fba6e04STony Xie /* 1226fba6e04STony Xie * Restore SCR to the original value, synchronisation of scr_el3 is 1236fba6e04STony Xie * done by eret while el3_exit to save some execution cycles. 1246fba6e04STony Xie */ 1256fba6e04STony Xie write_scr_el3(scr); 1266fba6e04STony Xie } 1276fba6e04STony Xie 1286fba6e04STony Xie /******************************************************************************* 1296fba6e04STony Xie * RockChip handler called when a power domain is about to be turned on. The 1306fba6e04STony Xie * mpidr determines the CPU to be turned on. 1316fba6e04STony Xie ******************************************************************************/ 1326fba6e04STony Xie int rockchip_pwr_domain_on(u_register_t mpidr) 1336fba6e04STony Xie { 1346fba6e04STony Xie if (rockchip_ops && rockchip_ops->cores_pwr_dm_on) 1356fba6e04STony Xie rockchip_ops->cores_pwr_dm_on(mpidr, rockchip_sec_entrypoint); 1366fba6e04STony Xie 1376fba6e04STony Xie return PSCI_E_SUCCESS; 1386fba6e04STony Xie } 1396fba6e04STony Xie 1406fba6e04STony Xie /******************************************************************************* 1416fba6e04STony Xie * RockChip handler called when a power domain is about to be turned off. The 1426fba6e04STony Xie * target_state encodes the power state that each level should transition to. 1436fba6e04STony Xie ******************************************************************************/ 1446fba6e04STony Xie void rockchip_pwr_domain_off(const psci_power_state_t *target_state) 1456fba6e04STony Xie { 1469ec78bdfSTony Xie uint32_t lvl; 1479ec78bdfSTony Xie plat_local_state_t lvl_state; 1489ec78bdfSTony Xie 1496fba6e04STony Xie assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE); 1506fba6e04STony Xie 1516fba6e04STony Xie plat_rockchip_gic_cpuif_disable(); 1526fba6e04STony Xie 1536fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 1546fba6e04STony Xie plat_cci_disable(); 1559ec78bdfSTony Xie 1569ec78bdfSTony Xie if (!rockchip_ops || !rockchip_ops->cores_pwr_dm_off) 1579ec78bdfSTony Xie return; 1589ec78bdfSTony Xie 1596fba6e04STony Xie rockchip_ops->cores_pwr_dm_off(); 1609ec78bdfSTony Xie 1619ec78bdfSTony Xie if (!rockchip_ops->hlvl_pwr_dm_off) 1629ec78bdfSTony Xie return; 1639ec78bdfSTony Xie 1649ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 1659ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl]; 1669ec78bdfSTony Xie rockchip_ops->hlvl_pwr_dm_off(lvl, lvl_state); 1679ec78bdfSTony Xie } 1686fba6e04STony Xie } 1696fba6e04STony Xie 1706fba6e04STony Xie /******************************************************************************* 1716fba6e04STony Xie * RockChip handler called when a power domain is about to be suspended. The 1726fba6e04STony Xie * target_state encodes the power state that each level should transition to. 1736fba6e04STony Xie ******************************************************************************/ 1746fba6e04STony Xie void rockchip_pwr_domain_suspend(const psci_power_state_t *target_state) 1756fba6e04STony Xie { 1769ec78bdfSTony Xie uint32_t lvl; 1779ec78bdfSTony Xie plat_local_state_t lvl_state; 1789ec78bdfSTony Xie 1799ec78bdfSTony Xie if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE) 1806fba6e04STony Xie return; 1816fba6e04STony Xie 1829ec78bdfSTony Xie if (rockchip_ops) { 1839ec78bdfSTony Xie if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE && 1849ec78bdfSTony Xie rockchip_ops->sys_pwr_dm_suspend) { 1856fba6e04STony Xie rockchip_ops->sys_pwr_dm_suspend(); 1869ec78bdfSTony Xie } else if (rockchip_ops->cores_pwr_dm_suspend) { 1876fba6e04STony Xie rockchip_ops->cores_pwr_dm_suspend(); 1886fba6e04STony Xie } 1899ec78bdfSTony Xie } 1906fba6e04STony Xie 1916fba6e04STony Xie /* Prevent interrupts from spuriously waking up this cpu */ 1926fba6e04STony Xie plat_rockchip_gic_cpuif_disable(); 1936fba6e04STony Xie 1946fba6e04STony Xie /* Perform the common cluster specific operations */ 1956fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 1966fba6e04STony Xie plat_cci_disable(); 1979ec78bdfSTony Xie 198*63ebf051STony Xie if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 199*63ebf051STony Xie return; 200*63ebf051STony Xie 2019ec78bdfSTony Xie if (!rockchip_ops || !rockchip_ops->hlvl_pwr_dm_suspend) 2029ec78bdfSTony Xie return; 2039ec78bdfSTony Xie 2049ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 2059ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl]; 2069ec78bdfSTony Xie rockchip_ops->hlvl_pwr_dm_suspend(lvl, lvl_state); 2079ec78bdfSTony Xie } 2086fba6e04STony Xie } 2096fba6e04STony Xie 2106fba6e04STony Xie /******************************************************************************* 2116fba6e04STony Xie * RockChip handler called when a power domain has just been powered on after 2126fba6e04STony Xie * being turned off earlier. The target_state encodes the low power state that 2136fba6e04STony Xie * each level has woken up from. 2146fba6e04STony Xie ******************************************************************************/ 2156fba6e04STony Xie void rockchip_pwr_domain_on_finish(const psci_power_state_t *target_state) 2166fba6e04STony Xie { 2179ec78bdfSTony Xie uint32_t lvl; 2189ec78bdfSTony Xie plat_local_state_t lvl_state; 2199ec78bdfSTony Xie 2206fba6e04STony Xie assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE); 2216fba6e04STony Xie 2229ec78bdfSTony Xie if (!rockchip_ops) 2239ec78bdfSTony Xie goto comm_finish; 2249ec78bdfSTony Xie 2259ec78bdfSTony Xie if (rockchip_ops->hlvl_pwr_dm_on_finish) { 2269ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 2279ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl]; 2289ec78bdfSTony Xie rockchip_ops->hlvl_pwr_dm_on_finish(lvl, lvl_state); 2299ec78bdfSTony Xie } 2309ec78bdfSTony Xie } 2319ec78bdfSTony Xie 2329ec78bdfSTony Xie if (rockchip_ops->cores_pwr_dm_on_finish) 2336fba6e04STony Xie rockchip_ops->cores_pwr_dm_on_finish(); 2349ec78bdfSTony Xie comm_finish: 2356fba6e04STony Xie 2366fba6e04STony Xie /* Perform the common cluster specific operations */ 2376fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 2386fba6e04STony Xie /* Enable coherency if this cluster was off */ 2396fba6e04STony Xie plat_cci_enable(); 2406fba6e04STony Xie } 2416fba6e04STony Xie 2426fba6e04STony Xie /* Enable the gic cpu interface */ 2436fba6e04STony Xie plat_rockchip_gic_pcpu_init(); 2446fba6e04STony Xie 2456fba6e04STony Xie /* Program the gic per-cpu distributor or re-distributor interface */ 2466fba6e04STony Xie plat_rockchip_gic_cpuif_enable(); 2476fba6e04STony Xie } 2486fba6e04STony Xie 2496fba6e04STony Xie /******************************************************************************* 2506fba6e04STony Xie * RockChip handler called when a power domain has just been powered on after 2516fba6e04STony Xie * having been suspended earlier. The target_state encodes the low power state 2526fba6e04STony Xie * that each level has woken up from. 2536fba6e04STony Xie * TODO: At the moment we reuse the on finisher and reinitialize the secure 2546fba6e04STony Xie * context. Need to implement a separate suspend finisher. 2556fba6e04STony Xie ******************************************************************************/ 2566fba6e04STony Xie void rockchip_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 2576fba6e04STony Xie { 2589ec78bdfSTony Xie uint32_t lvl; 2599ec78bdfSTony Xie plat_local_state_t lvl_state; 2609ec78bdfSTony Xie 2616fba6e04STony Xie /* Nothing to be done on waking up from retention from CPU level */ 2629ec78bdfSTony Xie if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE) 2636fba6e04STony Xie return; 2646fba6e04STony Xie 2656fba6e04STony Xie /* Perform system domain restore if woken up from system suspend */ 2669ec78bdfSTony Xie if (!rockchip_ops) 2679ec78bdfSTony Xie goto comm_finish; 2689ec78bdfSTony Xie 269*63ebf051STony Xie if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 270*63ebf051STony Xie if (rockchip_ops->sys_pwr_dm_resume) 271*63ebf051STony Xie rockchip_ops->sys_pwr_dm_resume(); 272*63ebf051STony Xie goto comm_finish; 273*63ebf051STony Xie } 274*63ebf051STony Xie 2759ec78bdfSTony Xie if (rockchip_ops->hlvl_pwr_dm_resume) { 2769ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 2779ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl]; 2789ec78bdfSTony Xie rockchip_ops->hlvl_pwr_dm_resume(lvl, lvl_state); 2799ec78bdfSTony Xie } 2809ec78bdfSTony Xie } 2819ec78bdfSTony Xie 282*63ebf051STony Xie if (rockchip_ops->cores_pwr_dm_resume) 2839ec78bdfSTony Xie rockchip_ops->cores_pwr_dm_resume(); 2849ec78bdfSTony Xie /* 285*63ebf051STony Xie * Program the gic per-cpu distributor or re-distributor interface. 286*63ebf051STony Xie * For sys power domain operation, resuming of the gic needs to operate in 287*63ebf051STony Xie * rockchip_ops->sys_pwr_dm_resume, according to the sys power mode implements. 2889ec78bdfSTony Xie */ 2899ec78bdfSTony Xie plat_rockchip_gic_cpuif_enable(); 2906fba6e04STony Xie 291*63ebf051STony Xie comm_finish: 2926fba6e04STony Xie /* Perform the common cluster specific operations */ 2936fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 2946fba6e04STony Xie /* Enable coherency if this cluster was off */ 2956fba6e04STony Xie plat_cci_enable(); 2966fba6e04STony Xie } 2976fba6e04STony Xie } 2986fba6e04STony Xie 2996fba6e04STony Xie /******************************************************************************* 3006fba6e04STony Xie * RockChip handlers to reboot the system 3016fba6e04STony Xie ******************************************************************************/ 3026fba6e04STony Xie static void __dead2 rockchip_system_reset(void) 3036fba6e04STony Xie { 3046fba6e04STony Xie assert(rockchip_ops && rockchip_ops->sys_gbl_soft_reset); 3056fba6e04STony Xie 3066fba6e04STony Xie rockchip_ops->sys_gbl_soft_reset(); 3076fba6e04STony Xie } 3086fba6e04STony Xie 3096fba6e04STony Xie /******************************************************************************* 31086c253e4SCaesar Wang * RockChip handlers to power off the system 31186c253e4SCaesar Wang ******************************************************************************/ 31286c253e4SCaesar Wang static void __dead2 rockchip_system_poweroff(void) 31386c253e4SCaesar Wang { 31486c253e4SCaesar Wang assert(rockchip_ops && rockchip_ops->system_off); 31586c253e4SCaesar Wang 31686c253e4SCaesar Wang rockchip_ops->system_off(); 31786c253e4SCaesar Wang } 31886c253e4SCaesar Wang 319bdb2763dSCaesar Wang static void 320bdb2763dSCaesar Wang __dead2 rockchip_pwr_domain_pwr_down_wfi(const psci_power_state_t *target_state) 321bdb2763dSCaesar Wang { 322bdb2763dSCaesar Wang if ((RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) && 323bdb2763dSCaesar Wang (rockchip_ops)) { 324bdb2763dSCaesar Wang if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE && 325bdb2763dSCaesar Wang rockchip_ops->sys_pwr_down_wfi) 326bdb2763dSCaesar Wang rockchip_ops->sys_pwr_down_wfi(target_state); 327bdb2763dSCaesar Wang } 328bdb2763dSCaesar Wang psci_power_down_wfi(); 329bdb2763dSCaesar Wang } 330bdb2763dSCaesar Wang 33186c253e4SCaesar Wang /******************************************************************************* 3326fba6e04STony Xie * Export the platform handlers via plat_rockchip_psci_pm_ops. The rockchip 3336fba6e04STony Xie * standard 3346fba6e04STony Xie * platform layer will take care of registering the handlers with PSCI. 3356fba6e04STony Xie ******************************************************************************/ 3366fba6e04STony Xie const plat_psci_ops_t plat_rockchip_psci_pm_ops = { 3376fba6e04STony Xie .cpu_standby = rockchip_cpu_standby, 3386fba6e04STony Xie .pwr_domain_on = rockchip_pwr_domain_on, 3396fba6e04STony Xie .pwr_domain_off = rockchip_pwr_domain_off, 3406fba6e04STony Xie .pwr_domain_suspend = rockchip_pwr_domain_suspend, 3416fba6e04STony Xie .pwr_domain_on_finish = rockchip_pwr_domain_on_finish, 3426fba6e04STony Xie .pwr_domain_suspend_finish = rockchip_pwr_domain_suspend_finish, 343bdb2763dSCaesar Wang .pwr_domain_pwr_down_wfi = rockchip_pwr_domain_pwr_down_wfi, 3446fba6e04STony Xie .system_reset = rockchip_system_reset, 34586c253e4SCaesar Wang .system_off = rockchip_system_poweroff, 3466fba6e04STony Xie .validate_power_state = rockchip_validate_power_state, 3476fba6e04STony Xie .get_sys_suspend_power_state = rockchip_get_sys_suspend_power_state 3486fba6e04STony Xie }; 3496fba6e04STony Xie 3506fba6e04STony Xie int plat_setup_psci_ops(uintptr_t sec_entrypoint, 3516fba6e04STony Xie const plat_psci_ops_t **psci_ops) 3526fba6e04STony Xie { 3536fba6e04STony Xie *psci_ops = &plat_rockchip_psci_pm_ops; 3546fba6e04STony Xie rockchip_sec_entrypoint = sec_entrypoint; 3556fba6e04STony Xie return 0; 3566fba6e04STony Xie } 3576fba6e04STony Xie 3589ec78bdfSTony Xie uintptr_t plat_get_sec_entrypoint(void) 3599ec78bdfSTony Xie { 3609ec78bdfSTony Xie assert(rockchip_sec_entrypoint); 3619ec78bdfSTony Xie return rockchip_sec_entrypoint; 3629ec78bdfSTony Xie } 3639ec78bdfSTony Xie 3646fba6e04STony Xie void plat_setup_rockchip_pm_ops(struct rockchip_pm_ops_cb *ops) 3656fba6e04STony Xie { 3666fba6e04STony Xie rockchip_ops = ops; 3676fba6e04STony Xie } 368