16fba6e04STony Xie /*
2f1be00daSLouis Mayencourt * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie */
66fba6e04STony Xie
76fba6e04STony Xie #include <assert.h>
8ee1ebbd1SIsla Mitchell #include <errno.h>
909d40e0eSAntonio Nino Diaz
10ee1ebbd1SIsla Mitchell #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <drivers/console.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1609d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
1709d40e0eSAntonio Nino Diaz
1809d40e0eSAntonio Nino Diaz #include <plat_private.h>
196fba6e04STony Xie
206fba6e04STony Xie /* Macros to read the rk power domain state */
216fba6e04STony Xie #define RK_CORE_PWR_STATE(state) \
226fba6e04STony Xie ((state)->pwr_domain_state[MPIDR_AFFLVL0])
236fba6e04STony Xie #define RK_CLUSTER_PWR_STATE(state) \
246fba6e04STony Xie ((state)->pwr_domain_state[MPIDR_AFFLVL1])
256fba6e04STony Xie #define RK_SYSTEM_PWR_STATE(state) \
266fba6e04STony Xie ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
276fba6e04STony Xie
286fba6e04STony Xie static uintptr_t rockchip_sec_entrypoint;
296fba6e04STony Xie
30f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_on
31f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_off
32f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_off
33f32ab444Stony.xie #pragma weak rockchip_soc_sys_pwr_dm_suspend
34f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_suspend
35f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_suspend
36f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_on_finish
37f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_on_finish
38f32ab444Stony.xie #pragma weak rockchip_soc_sys_pwr_dm_resume
39f32ab444Stony.xie #pragma weak rockchip_soc_hlvl_pwr_dm_resume
40f32ab444Stony.xie #pragma weak rockchip_soc_cores_pwr_dm_resume
41f32ab444Stony.xie #pragma weak rockchip_soc_soft_reset
42f32ab444Stony.xie #pragma weak rockchip_soc_system_off
43f32ab444Stony.xie #pragma weak rockchip_soc_sys_pd_pwr_dn_wfi
44f32ab444Stony.xie #pragma weak rockchip_soc_cores_pd_pwr_dn_wfi
45f32ab444Stony.xie
rockchip_soc_cores_pwr_dm_on(unsigned long mpidr,uint64_t entrypoint)46f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint)
47f32ab444Stony.xie {
48f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
49f32ab444Stony.xie }
50f32ab444Stony.xie
rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,plat_local_state_t lvl_state)51f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
52f32ab444Stony.xie plat_local_state_t lvl_state)
53f32ab444Stony.xie {
54f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
55f32ab444Stony.xie }
56f32ab444Stony.xie
rockchip_soc_cores_pwr_dm_off(void)57f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void)
58f32ab444Stony.xie {
59f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
60f32ab444Stony.xie }
61f32ab444Stony.xie
rockchip_soc_sys_pwr_dm_suspend(void)62f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void)
63f32ab444Stony.xie {
64f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
65f32ab444Stony.xie }
66f32ab444Stony.xie
rockchip_soc_cores_pwr_dm_suspend(void)67f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void)
68f32ab444Stony.xie {
69f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
70f32ab444Stony.xie }
71f32ab444Stony.xie
rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,plat_local_state_t lvl_state)72f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,
73f32ab444Stony.xie plat_local_state_t lvl_state)
74f32ab444Stony.xie {
75f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
76f32ab444Stony.xie }
77f32ab444Stony.xie
rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,plat_local_state_t lvl_state)78f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
79f32ab444Stony.xie plat_local_state_t lvl_state)
80f32ab444Stony.xie {
81f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
82f32ab444Stony.xie }
83f32ab444Stony.xie
rockchip_soc_cores_pwr_dm_on_finish(void)84f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void)
85f32ab444Stony.xie {
86f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
87f32ab444Stony.xie }
88f32ab444Stony.xie
rockchip_soc_sys_pwr_dm_resume(void)89f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void)
90f32ab444Stony.xie {
91f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
92f32ab444Stony.xie }
93f32ab444Stony.xie
rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,plat_local_state_t lvl_state)94f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,
95f32ab444Stony.xie plat_local_state_t lvl_state)
96f32ab444Stony.xie {
97f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
98f32ab444Stony.xie }
99f32ab444Stony.xie
rockchip_soc_cores_pwr_dm_resume(void)100f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void)
101f32ab444Stony.xie {
102f32ab444Stony.xie return PSCI_E_NOT_SUPPORTED;
103f32ab444Stony.xie }
104f32ab444Stony.xie
rockchip_soc_soft_reset(void)105f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void)
106f32ab444Stony.xie {
107f32ab444Stony.xie while (1)
108f32ab444Stony.xie ;
109f32ab444Stony.xie }
110f32ab444Stony.xie
rockchip_soc_system_off(void)111f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void)
112f32ab444Stony.xie {
113f32ab444Stony.xie while (1)
114f32ab444Stony.xie ;
115f32ab444Stony.xie }
116f32ab444Stony.xie
rockchip_soc_cores_pd_pwr_dn_wfi(const psci_power_state_t * target_state)117*1ed77d1bSBoyan Karatotev void rockchip_soc_cores_pd_pwr_dn_wfi(
118f32ab444Stony.xie const psci_power_state_t *target_state)
119f32ab444Stony.xie {
120f32ab444Stony.xie }
121f32ab444Stony.xie
rockchip_soc_sys_pd_pwr_dn_wfi(void)122*1ed77d1bSBoyan Karatotev void rockchip_soc_sys_pd_pwr_dn_wfi(void)
123f32ab444Stony.xie {
124f32ab444Stony.xie }
1256fba6e04STony Xie
1266fba6e04STony Xie /*******************************************************************************
1276fba6e04STony Xie * Rockchip standard platform handler called to check the validity of the power
1286fba6e04STony Xie * state parameter.
1296fba6e04STony Xie ******************************************************************************/
rockchip_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)1306fba6e04STony Xie int rockchip_validate_power_state(unsigned int power_state,
1316fba6e04STony Xie psci_power_state_t *req_state)
1326fba6e04STony Xie {
1336fba6e04STony Xie int pstate = psci_get_pstate_type(power_state);
1346fba6e04STony Xie int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
1356fba6e04STony Xie int i;
1366fba6e04STony Xie
1376fba6e04STony Xie assert(req_state);
1386fba6e04STony Xie
1396fba6e04STony Xie if (pwr_lvl > PLAT_MAX_PWR_LVL)
1406fba6e04STony Xie return PSCI_E_INVALID_PARAMS;
1416fba6e04STony Xie
1426fba6e04STony Xie /* Sanity check the requested state */
1436fba6e04STony Xie if (pstate == PSTATE_TYPE_STANDBY) {
1446fba6e04STony Xie /*
1456fba6e04STony Xie * It's probably to enter standby only on power level 0
1466fba6e04STony Xie * ignore any other power level.
1476fba6e04STony Xie */
1486fba6e04STony Xie if (pwr_lvl != MPIDR_AFFLVL0)
1496fba6e04STony Xie return PSCI_E_INVALID_PARAMS;
1506fba6e04STony Xie
1516fba6e04STony Xie req_state->pwr_domain_state[MPIDR_AFFLVL0] =
1526fba6e04STony Xie PLAT_MAX_RET_STATE;
1536fba6e04STony Xie } else {
1546fba6e04STony Xie for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++)
1556fba6e04STony Xie req_state->pwr_domain_state[i] =
1566fba6e04STony Xie PLAT_MAX_OFF_STATE;
1579ec78bdfSTony Xie
1589ec78bdfSTony Xie for (i = (pwr_lvl + 1); i <= PLAT_MAX_PWR_LVL; i++)
1599ec78bdfSTony Xie req_state->pwr_domain_state[i] =
1609ec78bdfSTony Xie PLAT_MAX_RET_STATE;
1616fba6e04STony Xie }
1626fba6e04STony Xie
1636fba6e04STony Xie /* We expect the 'state id' to be zero */
1646fba6e04STony Xie if (psci_get_pstate_id(power_state))
1656fba6e04STony Xie return PSCI_E_INVALID_PARAMS;
1666fba6e04STony Xie
1676fba6e04STony Xie return PSCI_E_SUCCESS;
1686fba6e04STony Xie }
1696fba6e04STony Xie
rockchip_get_sys_suspend_power_state(psci_power_state_t * req_state)1706fba6e04STony Xie void rockchip_get_sys_suspend_power_state(psci_power_state_t *req_state)
1716fba6e04STony Xie {
1726fba6e04STony Xie int i;
1736fba6e04STony Xie
1746fba6e04STony Xie for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
1756fba6e04STony Xie req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
1766fba6e04STony Xie }
1776fba6e04STony Xie
1786fba6e04STony Xie /*******************************************************************************
1796fba6e04STony Xie * RockChip handler called when a CPU is about to enter standby.
1806fba6e04STony Xie ******************************************************************************/
rockchip_cpu_standby(plat_local_state_t cpu_state)1816fba6e04STony Xie void rockchip_cpu_standby(plat_local_state_t cpu_state)
1826fba6e04STony Xie {
183f1be00daSLouis Mayencourt u_register_t scr;
1846fba6e04STony Xie
1856fba6e04STony Xie assert(cpu_state == PLAT_MAX_RET_STATE);
1866fba6e04STony Xie
1876fba6e04STony Xie scr = read_scr_el3();
1886fba6e04STony Xie /* Enable PhysicalIRQ bit for NS world to wake the CPU */
1896fba6e04STony Xie write_scr_el3(scr | SCR_IRQ_BIT);
1906fba6e04STony Xie isb();
1916fba6e04STony Xie dsb();
1926fba6e04STony Xie wfi();
1936fba6e04STony Xie
1946fba6e04STony Xie /*
1956fba6e04STony Xie * Restore SCR to the original value, synchronisation of scr_el3 is
1966fba6e04STony Xie * done by eret while el3_exit to save some execution cycles.
1976fba6e04STony Xie */
1986fba6e04STony Xie write_scr_el3(scr);
1996fba6e04STony Xie }
2006fba6e04STony Xie
2016fba6e04STony Xie /*******************************************************************************
2026fba6e04STony Xie * RockChip handler called when a power domain is about to be turned on. The
2036fba6e04STony Xie * mpidr determines the CPU to be turned on.
2046fba6e04STony Xie ******************************************************************************/
rockchip_pwr_domain_on(u_register_t mpidr)2056fba6e04STony Xie int rockchip_pwr_domain_on(u_register_t mpidr)
2066fba6e04STony Xie {
207f32ab444Stony.xie return rockchip_soc_cores_pwr_dm_on(mpidr, rockchip_sec_entrypoint);
2086fba6e04STony Xie }
2096fba6e04STony Xie
2106fba6e04STony Xie /*******************************************************************************
2116fba6e04STony Xie * RockChip handler called when a power domain is about to be turned off. The
2126fba6e04STony Xie * target_state encodes the power state that each level should transition to.
2136fba6e04STony Xie ******************************************************************************/
rockchip_pwr_domain_off(const psci_power_state_t * target_state)2146fba6e04STony Xie void rockchip_pwr_domain_off(const psci_power_state_t *target_state)
2156fba6e04STony Xie {
2169ec78bdfSTony Xie uint32_t lvl;
2179ec78bdfSTony Xie plat_local_state_t lvl_state;
218f32ab444Stony.xie int ret;
2199ec78bdfSTony Xie
2206fba6e04STony Xie assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE);
2216fba6e04STony Xie
2226fba6e04STony Xie plat_rockchip_gic_cpuif_disable();
2236fba6e04STony Xie
2246fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
2256fba6e04STony Xie plat_cci_disable();
2269ec78bdfSTony Xie
227f32ab444Stony.xie rockchip_soc_cores_pwr_dm_off();
2289ec78bdfSTony Xie
2299ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
2309ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl];
231f32ab444Stony.xie ret = rockchip_soc_hlvl_pwr_dm_off(lvl, lvl_state);
232f32ab444Stony.xie if (ret == PSCI_E_NOT_SUPPORTED)
233f32ab444Stony.xie break;
2349ec78bdfSTony Xie }
2356fba6e04STony Xie }
2366fba6e04STony Xie
2376fba6e04STony Xie /*******************************************************************************
2386fba6e04STony Xie * RockChip handler called when a power domain is about to be suspended. The
2396fba6e04STony Xie * target_state encodes the power state that each level should transition to.
2406fba6e04STony Xie ******************************************************************************/
rockchip_pwr_domain_suspend(const psci_power_state_t * target_state)2416fba6e04STony Xie void rockchip_pwr_domain_suspend(const psci_power_state_t *target_state)
2426fba6e04STony Xie {
2439ec78bdfSTony Xie uint32_t lvl;
2449ec78bdfSTony Xie plat_local_state_t lvl_state;
245f32ab444Stony.xie int ret;
2469ec78bdfSTony Xie
2479ec78bdfSTony Xie if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
2486fba6e04STony Xie return;
2496fba6e04STony Xie
2503284ce15SDerek Basehore /* Prevent interrupts from spuriously waking up this cpu */
2513284ce15SDerek Basehore plat_rockchip_gic_cpuif_disable();
2523284ce15SDerek Basehore
253f32ab444Stony.xie if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
254f32ab444Stony.xie rockchip_soc_sys_pwr_dm_suspend();
255f32ab444Stony.xie else
256f32ab444Stony.xie rockchip_soc_cores_pwr_dm_suspend();
2576fba6e04STony Xie
2586fba6e04STony Xie /* Perform the common cluster specific operations */
2596fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
2606fba6e04STony Xie plat_cci_disable();
2619ec78bdfSTony Xie
26263ebf051STony Xie if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
26363ebf051STony Xie return;
26463ebf051STony Xie
2659ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
2669ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl];
267f32ab444Stony.xie ret = rockchip_soc_hlvl_pwr_dm_suspend(lvl, lvl_state);
268f32ab444Stony.xie if (ret == PSCI_E_NOT_SUPPORTED)
269f32ab444Stony.xie break;
2709ec78bdfSTony Xie }
2716fba6e04STony Xie }
2726fba6e04STony Xie
2736fba6e04STony Xie /*******************************************************************************
2746fba6e04STony Xie * RockChip handler called when a power domain has just been powered on after
2756fba6e04STony Xie * being turned off earlier. The target_state encodes the low power state that
2766fba6e04STony Xie * each level has woken up from.
2776fba6e04STony Xie ******************************************************************************/
rockchip_pwr_domain_on_finish(const psci_power_state_t * target_state)2786fba6e04STony Xie void rockchip_pwr_domain_on_finish(const psci_power_state_t *target_state)
2796fba6e04STony Xie {
2809ec78bdfSTony Xie uint32_t lvl;
2819ec78bdfSTony Xie plat_local_state_t lvl_state;
282f32ab444Stony.xie int ret;
2839ec78bdfSTony Xie
2846fba6e04STony Xie assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE);
2856fba6e04STony Xie
2869ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
2879ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl];
288f32ab444Stony.xie ret = rockchip_soc_hlvl_pwr_dm_on_finish(lvl, lvl_state);
289f32ab444Stony.xie if (ret == PSCI_E_NOT_SUPPORTED)
290f32ab444Stony.xie break;
2919ec78bdfSTony Xie }
2929ec78bdfSTony Xie
293f32ab444Stony.xie rockchip_soc_cores_pwr_dm_on_finish();
2946fba6e04STony Xie
2956fba6e04STony Xie /* Perform the common cluster specific operations */
2966fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
2976fba6e04STony Xie /* Enable coherency if this cluster was off */
2986fba6e04STony Xie plat_cci_enable();
2996fba6e04STony Xie }
3006fba6e04STony Xie
3016fba6e04STony Xie /* Enable the gic cpu interface */
3026fba6e04STony Xie plat_rockchip_gic_pcpu_init();
3036fba6e04STony Xie
3046fba6e04STony Xie /* Program the gic per-cpu distributor or re-distributor interface */
3056fba6e04STony Xie plat_rockchip_gic_cpuif_enable();
3066fba6e04STony Xie }
3076fba6e04STony Xie
3086fba6e04STony Xie /*******************************************************************************
3096fba6e04STony Xie * RockChip handler called when a power domain has just been powered on after
3106fba6e04STony Xie * having been suspended earlier. The target_state encodes the low power state
3116fba6e04STony Xie * that each level has woken up from.
3126fba6e04STony Xie * TODO: At the moment we reuse the on finisher and reinitialize the secure
3136fba6e04STony Xie * context. Need to implement a separate suspend finisher.
3146fba6e04STony Xie ******************************************************************************/
rockchip_pwr_domain_suspend_finish(const psci_power_state_t * target_state)3156fba6e04STony Xie void rockchip_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
3166fba6e04STony Xie {
3179ec78bdfSTony Xie uint32_t lvl;
3189ec78bdfSTony Xie plat_local_state_t lvl_state;
319f32ab444Stony.xie int ret;
3209ec78bdfSTony Xie
3216fba6e04STony Xie /* Nothing to be done on waking up from retention from CPU level */
3229ec78bdfSTony Xie if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
3236fba6e04STony Xie return;
3246fba6e04STony Xie
32563ebf051STony Xie if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
326f32ab444Stony.xie rockchip_soc_sys_pwr_dm_resume();
32763ebf051STony Xie goto comm_finish;
32863ebf051STony Xie }
32963ebf051STony Xie
3309ec78bdfSTony Xie for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
3319ec78bdfSTony Xie lvl_state = target_state->pwr_domain_state[lvl];
332f32ab444Stony.xie ret = rockchip_soc_hlvl_pwr_dm_resume(lvl, lvl_state);
333f32ab444Stony.xie if (ret == PSCI_E_NOT_SUPPORTED)
334f32ab444Stony.xie break;
3359ec78bdfSTony Xie }
3369ec78bdfSTony Xie
337f32ab444Stony.xie rockchip_soc_cores_pwr_dm_resume();
338f32ab444Stony.xie
3399ec78bdfSTony Xie /*
34063ebf051STony Xie * Program the gic per-cpu distributor or re-distributor interface.
3417e1bedb6SCaesar Wang * For sys power domain operation, resuming of the gic needs to operate
342f32ab444Stony.xie * in rockchip_soc_sys_pwr_dm_resume(), according to the sys power mode
3437e1bedb6SCaesar Wang * implements.
3449ec78bdfSTony Xie */
3459ec78bdfSTony Xie plat_rockchip_gic_cpuif_enable();
3466fba6e04STony Xie
34763ebf051STony Xie comm_finish:
3486fba6e04STony Xie /* Perform the common cluster specific operations */
3496fba6e04STony Xie if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
3506fba6e04STony Xie /* Enable coherency if this cluster was off */
3516fba6e04STony Xie plat_cci_enable();
3526fba6e04STony Xie }
3536fba6e04STony Xie }
3546fba6e04STony Xie
3556fba6e04STony Xie /*******************************************************************************
3566fba6e04STony Xie * RockChip handlers to reboot the system
3576fba6e04STony Xie ******************************************************************************/
rockchip_system_reset(void)3586fba6e04STony Xie static void __dead2 rockchip_system_reset(void)
3596fba6e04STony Xie {
360f32ab444Stony.xie rockchip_soc_soft_reset();
3616fba6e04STony Xie }
3626fba6e04STony Xie
3636fba6e04STony Xie /*******************************************************************************
36486c253e4SCaesar Wang * RockChip handlers to power off the system
36586c253e4SCaesar Wang ******************************************************************************/
rockchip_system_poweroff(void)36686c253e4SCaesar Wang static void __dead2 rockchip_system_poweroff(void)
36786c253e4SCaesar Wang {
368f32ab444Stony.xie rockchip_soc_system_off();
369f32ab444Stony.xie }
37086c253e4SCaesar Wang
rockchip_pd_pwr_down_wfi(const psci_power_state_t * target_state)371*1ed77d1bSBoyan Karatotev static void rockchip_pd_pwr_down_wfi(
3729bb0b3c6SAntonio Nino Diaz const psci_power_state_t *target_state)
3739bb0b3c6SAntonio Nino Diaz {
3749bb0b3c6SAntonio Nino Diaz if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
3759bb0b3c6SAntonio Nino Diaz rockchip_soc_sys_pd_pwr_dn_wfi();
3769bb0b3c6SAntonio Nino Diaz else
3779bb0b3c6SAntonio Nino Diaz rockchip_soc_cores_pd_pwr_dn_wfi(target_state);
3789bb0b3c6SAntonio Nino Diaz }
3799bb0b3c6SAntonio Nino Diaz
38086c253e4SCaesar Wang /*******************************************************************************
3816fba6e04STony Xie * Export the platform handlers via plat_rockchip_psci_pm_ops. The rockchip
3826fba6e04STony Xie * standard
3836fba6e04STony Xie * platform layer will take care of registering the handlers with PSCI.
3846fba6e04STony Xie ******************************************************************************/
3856fba6e04STony Xie const plat_psci_ops_t plat_rockchip_psci_pm_ops = {
3866fba6e04STony Xie .cpu_standby = rockchip_cpu_standby,
3876fba6e04STony Xie .pwr_domain_on = rockchip_pwr_domain_on,
3886fba6e04STony Xie .pwr_domain_off = rockchip_pwr_domain_off,
3896fba6e04STony Xie .pwr_domain_suspend = rockchip_pwr_domain_suspend,
3906fba6e04STony Xie .pwr_domain_on_finish = rockchip_pwr_domain_on_finish,
3916fba6e04STony Xie .pwr_domain_suspend_finish = rockchip_pwr_domain_suspend_finish,
392db5fe4f4SBoyan Karatotev .pwr_domain_pwr_down = rockchip_pd_pwr_down_wfi,
3936fba6e04STony Xie .system_reset = rockchip_system_reset,
39486c253e4SCaesar Wang .system_off = rockchip_system_poweroff,
3956fba6e04STony Xie .validate_power_state = rockchip_validate_power_state,
3966fba6e04STony Xie .get_sys_suspend_power_state = rockchip_get_sys_suspend_power_state
3976fba6e04STony Xie };
3986fba6e04STony Xie
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)3996fba6e04STony Xie int plat_setup_psci_ops(uintptr_t sec_entrypoint,
4006fba6e04STony Xie const plat_psci_ops_t **psci_ops)
4016fba6e04STony Xie {
4026fba6e04STony Xie *psci_ops = &plat_rockchip_psci_pm_ops;
4036fba6e04STony Xie rockchip_sec_entrypoint = sec_entrypoint;
4046fba6e04STony Xie return 0;
4056fba6e04STony Xie }
4066fba6e04STony Xie
plat_get_sec_entrypoint(void)4079ec78bdfSTony Xie uintptr_t plat_get_sec_entrypoint(void)
4089ec78bdfSTony Xie {
4099ec78bdfSTony Xie assert(rockchip_sec_entrypoint);
4109ec78bdfSTony Xie return rockchip_sec_entrypoint;
4119ec78bdfSTony Xie }
412