xref: /rk3399_ARM-atf/plat/rockchip/common/drivers/pmu/pmu_com.h (revision ede939f26de92e6f5f6ddf77ce3760dbb4fa3c74)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
14*ede939f2SAntonio Nino Diaz  * Neither the name of ARM nor the names of its contributors may be used
15*ede939f2SAntonio Nino Diaz  * to endorse or promote products derived from this software without specific
16*ede939f2SAntonio Nino Diaz  * prior written permission.
17*ede939f2SAntonio Nino Diaz  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #ifndef __PMU_COM_H__
326fba6e04STony Xie #define __PMU_COM_H__
336fba6e04STony Xie 
34f47a25ddSCaesar Wang /*
35f47a25ddSCaesar Wang  * Use this macro to instantiate lock before it is used in below
36f47a25ddSCaesar Wang  * rockchip_pd_lock_xxx() macros
37f47a25ddSCaesar Wang  */
389ec78bdfSTony Xie DECLARE_BAKERY_LOCK(rockchip_pd_lock);
396fba6e04STony Xie 
40f47a25ddSCaesar Wang /*
41f47a25ddSCaesar Wang  * These are wrapper macros to the powe domain Bakery Lock API.
42f47a25ddSCaesar Wang  */
43f47a25ddSCaesar Wang #define rockchip_pd_lock_init() bakery_lock_init(&rockchip_pd_lock)
446fba6e04STony Xie #define rockchip_pd_lock_get() bakery_lock_get(&rockchip_pd_lock)
456fba6e04STony Xie #define rockchip_pd_lock_rls() bakery_lock_release(&rockchip_pd_lock)
466fba6e04STony Xie 
476fba6e04STony Xie /*****************************************************************************
486fba6e04STony Xie  * power domain on or off
496fba6e04STony Xie  *****************************************************************************/
506fba6e04STony Xie enum pmu_pd_state {
516fba6e04STony Xie 	pmu_pd_on = 0,
526fba6e04STony Xie 	pmu_pd_off = 1
536fba6e04STony Xie };
546fba6e04STony Xie 
556fba6e04STony Xie #pragma weak plat_ic_get_pending_interrupt_id
566fba6e04STony Xie #pragma weak pmu_power_domain_ctr
576fba6e04STony Xie #pragma weak check_cpu_wfie
586fba6e04STony Xie 
596fba6e04STony Xie static inline uint32_t pmu_power_domain_st(uint32_t pd)
606fba6e04STony Xie {
616fba6e04STony Xie 	uint32_t pwrdn_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST) &  BIT(pd);
626fba6e04STony Xie 
636fba6e04STony Xie 	if (pwrdn_st)
646fba6e04STony Xie 		return pmu_pd_off;
656fba6e04STony Xie 	else
666fba6e04STony Xie 		return pmu_pd_on;
676fba6e04STony Xie }
686fba6e04STony Xie 
696fba6e04STony Xie static int pmu_power_domain_ctr(uint32_t pd, uint32_t pd_state)
706fba6e04STony Xie {
716fba6e04STony Xie 	uint32_t val;
726fba6e04STony Xie 	uint32_t loop = 0;
736fba6e04STony Xie 	int ret = 0;
746fba6e04STony Xie 
756fba6e04STony Xie 	rockchip_pd_lock_get();
766fba6e04STony Xie 
776fba6e04STony Xie 	val = mmio_read_32(PMU_BASE + PMU_PWRDN_CON);
786fba6e04STony Xie 	if (pd_state == pmu_pd_off)
796fba6e04STony Xie 		val |=  BIT(pd);
806fba6e04STony Xie 	else
816fba6e04STony Xie 		val &= ~BIT(pd);
826fba6e04STony Xie 
836fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_PWRDN_CON, val);
846fba6e04STony Xie 	dsb();
856fba6e04STony Xie 
866fba6e04STony Xie 	while ((pmu_power_domain_st(pd) != pd_state) && (loop < PD_CTR_LOOP)) {
876fba6e04STony Xie 		udelay(1);
886fba6e04STony Xie 		loop++;
896fba6e04STony Xie 	}
906fba6e04STony Xie 
916fba6e04STony Xie 	if (pmu_power_domain_st(pd) != pd_state) {
926fba6e04STony Xie 		WARN("%s: %d, %d, error!\n", __func__, pd, pd_state);
936fba6e04STony Xie 		ret = -EINVAL;
946fba6e04STony Xie 	}
956fba6e04STony Xie 
966fba6e04STony Xie 	rockchip_pd_lock_rls();
976fba6e04STony Xie 
986fba6e04STony Xie 	return ret;
996fba6e04STony Xie }
1006fba6e04STony Xie 
1016fba6e04STony Xie static int check_cpu_wfie(uint32_t cpu_id, uint32_t wfie_msk)
1026fba6e04STony Xie {
1036fba6e04STony Xie 	uint32_t cluster_id, loop = 0;
1046fba6e04STony Xie 
1056fba6e04STony Xie 	if (cpu_id >= PLATFORM_CLUSTER0_CORE_COUNT) {
1066fba6e04STony Xie 		cluster_id = 1;
1076fba6e04STony Xie 		cpu_id -= PLATFORM_CLUSTER0_CORE_COUNT;
1086fba6e04STony Xie 	} else {
1096fba6e04STony Xie 		cluster_id = 0;
1106fba6e04STony Xie 	}
1116fba6e04STony Xie 
1126fba6e04STony Xie 	if (cluster_id)
1136fba6e04STony Xie 		wfie_msk <<= (clstb_cpu_wfe + cpu_id);
1146fba6e04STony Xie 	else
1156fba6e04STony Xie 		wfie_msk <<= (clstl_cpu_wfe + cpu_id);
1166fba6e04STony Xie 
1176fba6e04STony Xie 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & wfie_msk) &&
1186fba6e04STony Xie 	       (loop < CHK_CPU_LOOP)) {
1196fba6e04STony Xie 		udelay(1);
1206fba6e04STony Xie 		loop++;
1216fba6e04STony Xie 	}
1226fba6e04STony Xie 
1236fba6e04STony Xie 	if ((mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & wfie_msk) == 0) {
1246fba6e04STony Xie 		WARN("%s: %d, %d, %d, error!\n", __func__,
1256fba6e04STony Xie 		     cluster_id, cpu_id, wfie_msk);
1266fba6e04STony Xie 		return -EINVAL;
1276fba6e04STony Xie 	}
1286fba6e04STony Xie 
1296fba6e04STony Xie 	return 0;
1306fba6e04STony Xie }
1316fba6e04STony Xie 
1326fba6e04STony Xie #endif /* __PMU_COM_H__ */
133