16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 4*82cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 76fba6e04STony Xie #ifndef __PMU_COM_H__ 86fba6e04STony Xie #define __PMU_COM_H__ 96fba6e04STony Xie 10f47a25ddSCaesar Wang /* 11f47a25ddSCaesar Wang * Use this macro to instantiate lock before it is used in below 12f47a25ddSCaesar Wang * rockchip_pd_lock_xxx() macros 13f47a25ddSCaesar Wang */ 149ec78bdfSTony Xie DECLARE_BAKERY_LOCK(rockchip_pd_lock); 156fba6e04STony Xie 16f47a25ddSCaesar Wang /* 17f47a25ddSCaesar Wang * These are wrapper macros to the powe domain Bakery Lock API. 18f47a25ddSCaesar Wang */ 19f47a25ddSCaesar Wang #define rockchip_pd_lock_init() bakery_lock_init(&rockchip_pd_lock) 206fba6e04STony Xie #define rockchip_pd_lock_get() bakery_lock_get(&rockchip_pd_lock) 216fba6e04STony Xie #define rockchip_pd_lock_rls() bakery_lock_release(&rockchip_pd_lock) 226fba6e04STony Xie 236fba6e04STony Xie /***************************************************************************** 246fba6e04STony Xie * power domain on or off 256fba6e04STony Xie *****************************************************************************/ 266fba6e04STony Xie enum pmu_pd_state { 276fba6e04STony Xie pmu_pd_on = 0, 286fba6e04STony Xie pmu_pd_off = 1 296fba6e04STony Xie }; 306fba6e04STony Xie 316fba6e04STony Xie #pragma weak plat_ic_get_pending_interrupt_id 326fba6e04STony Xie #pragma weak pmu_power_domain_ctr 336fba6e04STony Xie #pragma weak check_cpu_wfie 346fba6e04STony Xie 356fba6e04STony Xie static inline uint32_t pmu_power_domain_st(uint32_t pd) 366fba6e04STony Xie { 376fba6e04STony Xie uint32_t pwrdn_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST) & BIT(pd); 386fba6e04STony Xie 396fba6e04STony Xie if (pwrdn_st) 406fba6e04STony Xie return pmu_pd_off; 416fba6e04STony Xie else 426fba6e04STony Xie return pmu_pd_on; 436fba6e04STony Xie } 446fba6e04STony Xie 456fba6e04STony Xie static int pmu_power_domain_ctr(uint32_t pd, uint32_t pd_state) 466fba6e04STony Xie { 476fba6e04STony Xie uint32_t val; 486fba6e04STony Xie uint32_t loop = 0; 496fba6e04STony Xie int ret = 0; 506fba6e04STony Xie 516fba6e04STony Xie rockchip_pd_lock_get(); 526fba6e04STony Xie 536fba6e04STony Xie val = mmio_read_32(PMU_BASE + PMU_PWRDN_CON); 546fba6e04STony Xie if (pd_state == pmu_pd_off) 556fba6e04STony Xie val |= BIT(pd); 566fba6e04STony Xie else 576fba6e04STony Xie val &= ~BIT(pd); 586fba6e04STony Xie 596fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PWRDN_CON, val); 606fba6e04STony Xie dsb(); 616fba6e04STony Xie 626fba6e04STony Xie while ((pmu_power_domain_st(pd) != pd_state) && (loop < PD_CTR_LOOP)) { 636fba6e04STony Xie udelay(1); 646fba6e04STony Xie loop++; 656fba6e04STony Xie } 666fba6e04STony Xie 676fba6e04STony Xie if (pmu_power_domain_st(pd) != pd_state) { 686fba6e04STony Xie WARN("%s: %d, %d, error!\n", __func__, pd, pd_state); 696fba6e04STony Xie ret = -EINVAL; 706fba6e04STony Xie } 716fba6e04STony Xie 726fba6e04STony Xie rockchip_pd_lock_rls(); 736fba6e04STony Xie 746fba6e04STony Xie return ret; 756fba6e04STony Xie } 766fba6e04STony Xie 776fba6e04STony Xie static int check_cpu_wfie(uint32_t cpu_id, uint32_t wfie_msk) 786fba6e04STony Xie { 796fba6e04STony Xie uint32_t cluster_id, loop = 0; 806fba6e04STony Xie 816fba6e04STony Xie if (cpu_id >= PLATFORM_CLUSTER0_CORE_COUNT) { 826fba6e04STony Xie cluster_id = 1; 836fba6e04STony Xie cpu_id -= PLATFORM_CLUSTER0_CORE_COUNT; 846fba6e04STony Xie } else { 856fba6e04STony Xie cluster_id = 0; 866fba6e04STony Xie } 876fba6e04STony Xie 886fba6e04STony Xie if (cluster_id) 896fba6e04STony Xie wfie_msk <<= (clstb_cpu_wfe + cpu_id); 906fba6e04STony Xie else 916fba6e04STony Xie wfie_msk <<= (clstl_cpu_wfe + cpu_id); 926fba6e04STony Xie 936fba6e04STony Xie while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & wfie_msk) && 946fba6e04STony Xie (loop < CHK_CPU_LOOP)) { 956fba6e04STony Xie udelay(1); 966fba6e04STony Xie loop++; 976fba6e04STony Xie } 986fba6e04STony Xie 996fba6e04STony Xie if ((mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & wfie_msk) == 0) { 1006fba6e04STony Xie WARN("%s: %d, %d, %d, error!\n", __func__, 1016fba6e04STony Xie cluster_id, cpu_id, wfie_msk); 1026fba6e04STony Xie return -EINVAL; 1036fba6e04STony Xie } 1046fba6e04STony Xie 1056fba6e04STony Xie return 0; 1066fba6e04STony Xie } 1076fba6e04STony Xie 1086fba6e04STony Xie #endif /* __PMU_COM_H__ */ 109