xref: /rk3399_ARM-atf/plat/rockchip/common/drivers/pmu/pmu_com.h (revision 6fba6e0490584036fe1210986d6db439b22cb03e)
1*6fba6e04STony Xie /*
2*6fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3*6fba6e04STony Xie  *
4*6fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
5*6fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
6*6fba6e04STony Xie  *
7*6fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
8*6fba6e04STony Xie  * list of conditions and the following disclaimer.
9*6fba6e04STony Xie  *
10*6fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
11*6fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
12*6fba6e04STony Xie  * and/or other materials provided with the distribution.
13*6fba6e04STony Xie  *
14*6fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15*6fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16*6fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17*6fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
18*6fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
19*6fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
20*6fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
21*6fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
22*6fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
23*6fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
24*6fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
25*6fba6e04STony Xie  */
26*6fba6e04STony Xie 
27*6fba6e04STony Xie #ifndef __PMU_COM_H__
28*6fba6e04STony Xie #define __PMU_COM_H__
29*6fba6e04STony Xie 
30*6fba6e04STony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock);
31*6fba6e04STony Xie 
32*6fba6e04STony Xie #define rockchip_pd_lock_get() bakery_lock_get(&rockchip_pd_lock)
33*6fba6e04STony Xie 
34*6fba6e04STony Xie #define rockchip_pd_lock_rls() bakery_lock_release(&rockchip_pd_lock)
35*6fba6e04STony Xie 
36*6fba6e04STony Xie #define rockchip_pd_lock_init() bakery_lock_init(&rockchip_pd_lock)
37*6fba6e04STony Xie /*****************************************************************************
38*6fba6e04STony Xie  * power domain on or off
39*6fba6e04STony Xie  *****************************************************************************/
40*6fba6e04STony Xie enum pmu_pd_state {
41*6fba6e04STony Xie 	pmu_pd_on = 0,
42*6fba6e04STony Xie 	pmu_pd_off = 1
43*6fba6e04STony Xie };
44*6fba6e04STony Xie 
45*6fba6e04STony Xie #pragma weak plat_ic_get_pending_interrupt_id
46*6fba6e04STony Xie #pragma weak pmu_power_domain_ctr
47*6fba6e04STony Xie #pragma weak check_cpu_wfie
48*6fba6e04STony Xie 
49*6fba6e04STony Xie static inline uint32_t pmu_power_domain_st(uint32_t pd)
50*6fba6e04STony Xie {
51*6fba6e04STony Xie 	uint32_t pwrdn_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST) &  BIT(pd);
52*6fba6e04STony Xie 
53*6fba6e04STony Xie 	if (pwrdn_st)
54*6fba6e04STony Xie 		return pmu_pd_off;
55*6fba6e04STony Xie 	else
56*6fba6e04STony Xie 		return pmu_pd_on;
57*6fba6e04STony Xie }
58*6fba6e04STony Xie 
59*6fba6e04STony Xie static int pmu_power_domain_ctr(uint32_t pd, uint32_t pd_state)
60*6fba6e04STony Xie {
61*6fba6e04STony Xie 	uint32_t val;
62*6fba6e04STony Xie 	uint32_t loop = 0;
63*6fba6e04STony Xie 	int ret = 0;
64*6fba6e04STony Xie 
65*6fba6e04STony Xie 	rockchip_pd_lock_get();
66*6fba6e04STony Xie 
67*6fba6e04STony Xie 	val = mmio_read_32(PMU_BASE + PMU_PWRDN_CON);
68*6fba6e04STony Xie 	if (pd_state == pmu_pd_off)
69*6fba6e04STony Xie 		val |=  BIT(pd);
70*6fba6e04STony Xie 	else
71*6fba6e04STony Xie 		val &= ~BIT(pd);
72*6fba6e04STony Xie 
73*6fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_PWRDN_CON, val);
74*6fba6e04STony Xie 	dsb();
75*6fba6e04STony Xie 
76*6fba6e04STony Xie 	while ((pmu_power_domain_st(pd) != pd_state) && (loop < PD_CTR_LOOP)) {
77*6fba6e04STony Xie 		udelay(1);
78*6fba6e04STony Xie 		loop++;
79*6fba6e04STony Xie 	}
80*6fba6e04STony Xie 
81*6fba6e04STony Xie 	if (pmu_power_domain_st(pd) != pd_state) {
82*6fba6e04STony Xie 		WARN("%s: %d, %d, error!\n", __func__, pd, pd_state);
83*6fba6e04STony Xie 		ret = -EINVAL;
84*6fba6e04STony Xie 	}
85*6fba6e04STony Xie 
86*6fba6e04STony Xie 	rockchip_pd_lock_rls();
87*6fba6e04STony Xie 
88*6fba6e04STony Xie 	return ret;
89*6fba6e04STony Xie }
90*6fba6e04STony Xie 
91*6fba6e04STony Xie static int check_cpu_wfie(uint32_t cpu_id, uint32_t wfie_msk)
92*6fba6e04STony Xie {
93*6fba6e04STony Xie 	uint32_t cluster_id, loop = 0;
94*6fba6e04STony Xie 
95*6fba6e04STony Xie 	if (cpu_id >= PLATFORM_CLUSTER0_CORE_COUNT) {
96*6fba6e04STony Xie 		cluster_id = 1;
97*6fba6e04STony Xie 		cpu_id -= PLATFORM_CLUSTER0_CORE_COUNT;
98*6fba6e04STony Xie 	} else {
99*6fba6e04STony Xie 		cluster_id = 0;
100*6fba6e04STony Xie 	}
101*6fba6e04STony Xie 
102*6fba6e04STony Xie 	if (cluster_id)
103*6fba6e04STony Xie 		wfie_msk <<= (clstb_cpu_wfe + cpu_id);
104*6fba6e04STony Xie 	else
105*6fba6e04STony Xie 		wfie_msk <<= (clstl_cpu_wfe + cpu_id);
106*6fba6e04STony Xie 
107*6fba6e04STony Xie 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & wfie_msk) &&
108*6fba6e04STony Xie 	       (loop < CHK_CPU_LOOP)) {
109*6fba6e04STony Xie 		udelay(1);
110*6fba6e04STony Xie 		loop++;
111*6fba6e04STony Xie 	}
112*6fba6e04STony Xie 
113*6fba6e04STony Xie 	if ((mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & wfie_msk) == 0) {
114*6fba6e04STony Xie 		WARN("%s: %d, %d, %d, error!\n", __func__,
115*6fba6e04STony Xie 		     cluster_id, cpu_id, wfie_msk);
116*6fba6e04STony Xie 		return -EINVAL;
117*6fba6e04STony Xie 	}
118*6fba6e04STony Xie 
119*6fba6e04STony Xie 	return 0;
120*6fba6e04STony Xie }
121*6fba6e04STony Xie 
122*6fba6e04STony Xie #endif /* __PMU_COM_H__ */
123