1*6fba6e04STony Xie /* 2*6fba6e04STony Xie * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 3*6fba6e04STony Xie * 4*6fba6e04STony Xie * Redistribution and use in source and binary forms, with or without 5*6fba6e04STony Xie * modification, are permitted provided that the following conditions are met: 6*6fba6e04STony Xie * 7*6fba6e04STony Xie * Redistributions of source code must retain the above copyright notice, this 8*6fba6e04STony Xie * list of conditions and the following disclaimer. 9*6fba6e04STony Xie * 10*6fba6e04STony Xie * Redistributions in binary form must reproduce the above copyright notice, 11*6fba6e04STony Xie * this list of conditions and the following disclaimer in the documentation 12*6fba6e04STony Xie * and/or other materials provided with the distribution. 13*6fba6e04STony Xie * 14*6fba6e04STony Xie * Neither the name of ARM nor the names of its contributors may be used 15*6fba6e04STony Xie * to endorse or promote products derived from this software without specific 16*6fba6e04STony Xie * prior written permission. 17*6fba6e04STony Xie * 18*6fba6e04STony Xie * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19*6fba6e04STony Xie * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20*6fba6e04STony Xie * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21*6fba6e04STony Xie * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22*6fba6e04STony Xie * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23*6fba6e04STony Xie * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24*6fba6e04STony Xie * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25*6fba6e04STony Xie * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26*6fba6e04STony Xie * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27*6fba6e04STony Xie * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28*6fba6e04STony Xie * POSSIBILITY OF SUCH DAMAGE. 29*6fba6e04STony Xie */ 30*6fba6e04STony Xie 31*6fba6e04STony Xie #include <arch_helpers.h> 32*6fba6e04STony Xie #include <arm_gic.h> 33*6fba6e04STony Xie #include <bl_common.h> 34*6fba6e04STony Xie #include <cci.h> 35*6fba6e04STony Xie #include <debug.h> 36*6fba6e04STony Xie #include <string.h> 37*6fba6e04STony Xie #include <xlat_tables.h> 38*6fba6e04STony Xie #include <platform_def.h> 39*6fba6e04STony Xie #include <plat_private.h> 40*6fba6e04STony Xie 41*6fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE 42*6fba6e04STony Xie static const int cci_map[] = { 43*6fba6e04STony Xie PLAT_RK_CCI_CLUSTER0_SL_IFACE_IX, 44*6fba6e04STony Xie PLAT_RK_CCI_CLUSTER1_SL_IFACE_IX 45*6fba6e04STony Xie }; 46*6fba6e04STony Xie #endif 47*6fba6e04STony Xie 48*6fba6e04STony Xie /****************************************************************************** 49*6fba6e04STony Xie * Macro generating the code for the function setting up the pagetables as per 50*6fba6e04STony Xie * the platform memory map & initialize the mmu, for the given exception level 51*6fba6e04STony Xie ******************************************************************************/ 52*6fba6e04STony Xie #define DEFINE_CONFIGURE_MMU_EL(_el) \ 53*6fba6e04STony Xie void plat_configure_mmu_el ## _el(unsigned long total_base, \ 54*6fba6e04STony Xie unsigned long total_size, \ 55*6fba6e04STony Xie unsigned long ro_start, \ 56*6fba6e04STony Xie unsigned long ro_limit, \ 57*6fba6e04STony Xie unsigned long coh_start, \ 58*6fba6e04STony Xie unsigned long coh_limit) \ 59*6fba6e04STony Xie { \ 60*6fba6e04STony Xie mmap_add_region(total_base, total_base, \ 61*6fba6e04STony Xie total_size, \ 62*6fba6e04STony Xie MT_MEMORY | MT_RW | MT_SECURE); \ 63*6fba6e04STony Xie mmap_add_region(ro_start, ro_start, \ 64*6fba6e04STony Xie ro_limit - ro_start, \ 65*6fba6e04STony Xie MT_MEMORY | MT_RO | MT_SECURE); \ 66*6fba6e04STony Xie mmap_add_region(coh_start, coh_start, \ 67*6fba6e04STony Xie coh_limit - coh_start, \ 68*6fba6e04STony Xie MT_DEVICE | MT_RW | MT_SECURE); \ 69*6fba6e04STony Xie mmap_add(plat_rk_mmap); \ 70*6fba6e04STony Xie init_xlat_tables(); \ 71*6fba6e04STony Xie \ 72*6fba6e04STony Xie enable_mmu_el ## _el(0); \ 73*6fba6e04STony Xie } 74*6fba6e04STony Xie 75*6fba6e04STony Xie /* Define EL3 variants of the function initialising the MMU */ 76*6fba6e04STony Xie DEFINE_CONFIGURE_MMU_EL(3) 77*6fba6e04STony Xie 78*6fba6e04STony Xie uint64_t plat_get_syscnt_freq(void) 79*6fba6e04STony Xie { 80*6fba6e04STony Xie return SYS_COUNTER_FREQ_IN_TICKS; 81*6fba6e04STony Xie } 82*6fba6e04STony Xie 83*6fba6e04STony Xie void plat_cci_init(void) 84*6fba6e04STony Xie { 85*6fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE 86*6fba6e04STony Xie /* Initialize CCI driver */ 87*6fba6e04STony Xie cci_init(PLAT_RK_CCI_BASE, cci_map, ARRAY_SIZE(cci_map)); 88*6fba6e04STony Xie #endif 89*6fba6e04STony Xie } 90*6fba6e04STony Xie 91*6fba6e04STony Xie void plat_cci_enable(void) 92*6fba6e04STony Xie { 93*6fba6e04STony Xie /* 94*6fba6e04STony Xie * Enable CCI coherency for this cluster. 95*6fba6e04STony Xie * No need for locks as no other cpu is active at the moment. 96*6fba6e04STony Xie */ 97*6fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE 98*6fba6e04STony Xie cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); 99*6fba6e04STony Xie #endif 100*6fba6e04STony Xie } 101*6fba6e04STony Xie 102*6fba6e04STony Xie void plat_cci_disable(void) 103*6fba6e04STony Xie { 104*6fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE 105*6fba6e04STony Xie cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); 106*6fba6e04STony Xie #endif 107*6fba6e04STony Xie } 108