xref: /rk3399_ARM-atf/plat/renesas/rzg/bl2_plat_setup.c (revision ec3e2f67191558ae80005154455c592b93844045)
1db10bad9SBiju Das /*
2778db0e9SLad Prabhakar  * Copyright (c) 2020-2021, Renesas Electronics Corporation. All rights reserved.
3db10bad9SBiju Das  *
4db10bad9SBiju Das  * SPDX-License-Identifier: BSD-3-Clause
5db10bad9SBiju Das  */
6db10bad9SBiju Das 
7db10bad9SBiju Das #include <string.h>
8db10bad9SBiju Das 
9db10bad9SBiju Das #include <arch_helpers.h>
10db10bad9SBiju Das #include <bl1/bl1.h>
11db10bad9SBiju Das #include <common/bl_common.h>
12db10bad9SBiju Das #include <common/debug.h>
13db10bad9SBiju Das #include <common/desc_image_load.h>
14db10bad9SBiju Das #include <drivers/console.h>
15db10bad9SBiju Das #include <drivers/io/io_driver.h>
16db10bad9SBiju Das #include <drivers/io/io_storage.h>
17db10bad9SBiju Das #include <libfdt.h>
18db10bad9SBiju Das #include <lib/mmio.h>
19db10bad9SBiju Das #include <lib/xlat_tables/xlat_tables_defs.h>
20db10bad9SBiju Das #include <platform_def.h>
21db10bad9SBiju Das #include <plat/common/platform.h>
22db10bad9SBiju Das 
23db10bad9SBiju Das #include "avs_driver.h"
24db10bad9SBiju Das #include "board.h"
25db10bad9SBiju Das #include "boot_init_dram.h"
26db10bad9SBiju Das #include "cpg_registers.h"
27db10bad9SBiju Das #include "emmc_def.h"
28db10bad9SBiju Das #include "emmc_hal.h"
29db10bad9SBiju Das #include "emmc_std.h"
30db10bad9SBiju Das #include "io_common.h"
31db10bad9SBiju Das #include "io_rcar.h"
32db10bad9SBiju Das #include "qos_init.h"
33db10bad9SBiju Das #include "rcar_def.h"
34db10bad9SBiju Das #include "rcar_private.h"
35db10bad9SBiju Das #include "rcar_version.h"
36db10bad9SBiju Das #include "rom_api.h"
37db10bad9SBiju Das 
38db10bad9SBiju Das #define MAX_DRAM_CHANNELS 4
3994a73ef3SBiju Das /*
4094a73ef3SBiju Das  * DDR ch0 has a shadow area mapped in 32bit address space.
4194a73ef3SBiju Das  * Physical address 0x4_0000_0000 - 0x4_7fff_ffff in 64bit space
4294a73ef3SBiju Das  * is mapped to 0x4000_0000 - 0xbfff_ffff in 32bit space.
4394a73ef3SBiju Das  */
4494a73ef3SBiju Das #define MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE 0x80000000ULL
45db10bad9SBiju Das 
46db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1
47db10bad9SBiju Das /*
48db10bad9SBiju Das  * Following symbols are only used during plat_arch_setup() only
49db10bad9SBiju Das  * when RCAR_BL2_DCACHE is enabled.
50db10bad9SBiju Das  */
51db10bad9SBiju Das static const uint64_t BL2_RO_BASE		= BL_CODE_BASE;
52db10bad9SBiju Das static const uint64_t BL2_RO_LIMIT		= BL_CODE_END;
53db10bad9SBiju Das 
54db10bad9SBiju Das #if USE_COHERENT_MEM
55db10bad9SBiju Das static const uint64_t BL2_COHERENT_RAM_BASE	= BL_COHERENT_RAM_BASE;
56db10bad9SBiju Das static const uint64_t BL2_COHERENT_RAM_LIMIT	= BL_COHERENT_RAM_END;
57db10bad9SBiju Das #endif /* USE_COHERENT_MEM */
58db10bad9SBiju Das 
59db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE */
60db10bad9SBiju Das 
61db10bad9SBiju Das extern void plat_rcar_gic_driver_init(void);
62db10bad9SBiju Das extern void plat_rcar_gic_init(void);
63db10bad9SBiju Das extern void bl2_enter_bl31(const struct entry_point_info *bl_ep_info);
64db10bad9SBiju Das extern void bl2_system_cpg_init(void);
65db10bad9SBiju Das extern void bl2_secure_setting(void);
66db10bad9SBiju Das extern void bl2_cpg_init(void);
67db10bad9SBiju Das extern void rcar_io_emmc_setup(void);
68db10bad9SBiju Das extern void rcar_io_setup(void);
69db10bad9SBiju Das extern void rcar_swdt_release(void);
70db10bad9SBiju Das extern void rcar_swdt_init(void);
71db10bad9SBiju Das extern void rcar_rpc_init(void);
72db10bad9SBiju Das extern void rcar_dma_init(void);
73db10bad9SBiju Das extern void rzg_pfc_init(void);
74db10bad9SBiju Das 
75db10bad9SBiju Das static void bl2_init_generic_timer(void);
76db10bad9SBiju Das 
77db10bad9SBiju Das /* RZ/G2 product check */
78db10bad9SBiju Das #if RCAR_LSI == RZ_G2M
79db10bad9SBiju Das #define TARGET_PRODUCT			PRR_PRODUCT_M3
80db10bad9SBiju Das #define TARGET_NAME			"RZ/G2M"
81*ec3e2f67SLad Prabhakar #elif RCAR_LSI == RZ_G2H
82*ec3e2f67SLad Prabhakar #define TARGET_PRODUCT			PRR_PRODUCT_H3
83*ec3e2f67SLad Prabhakar #define TARGET_NAME			"RZ/G2H"
84db10bad9SBiju Das #elif RCAR_LSI == RCAR_AUTO
85db10bad9SBiju Das #define TARGET_NAME			"RZ/G2M"
86db10bad9SBiju Das #endif /* RCAR_LSI == RZ_G2M */
87db10bad9SBiju Das 
88db10bad9SBiju Das #define GPIO_INDT			(GPIO_INDT1)
89db10bad9SBiju Das #define GPIO_BKUP_TRG_SHIFT		(1U << 8U)
90db10bad9SBiju Das 
91db10bad9SBiju Das CASSERT((PARAMS_BASE + sizeof(bl2_to_bl31_params_mem_t) + 0x100)
92db10bad9SBiju Das 	 < (RCAR_SHARED_MEM_BASE + RCAR_SHARED_MEM_SIZE),
93db10bad9SBiju Das 	assert_bl31_params_do_not_fit_in_shared_memory);
94db10bad9SBiju Das 
95db10bad9SBiju Das static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
96db10bad9SBiju Das 
97db10bad9SBiju Das /* FDT with DRAM configuration */
98db10bad9SBiju Das uint64_t fdt_blob[PAGE_SIZE_4KB / sizeof(uint64_t)];
99db10bad9SBiju Das static void *fdt = (void *)fdt_blob;
100db10bad9SBiju Das 
101db10bad9SBiju Das static void unsigned_num_print(uint64_t unum, unsigned int radix, char *string)
102db10bad9SBiju Das {
103db10bad9SBiju Das 	/* Just need enough space to store 64 bit decimal integer */
104db10bad9SBiju Das 	char num_buf[20];
105db10bad9SBiju Das 	int i = 0;
106db10bad9SBiju Das 	unsigned int rem;
107db10bad9SBiju Das 
108db10bad9SBiju Das 	do {
109db10bad9SBiju Das 		rem = unum % radix;
110db10bad9SBiju Das 		if (rem < 0xaU) {
111db10bad9SBiju Das 			num_buf[i] = '0' + rem;
112db10bad9SBiju Das 		} else {
113db10bad9SBiju Das 			num_buf[i] = 'a' + (rem - 0xaU);
114db10bad9SBiju Das 		}
115db10bad9SBiju Das 		i++;
116db10bad9SBiju Das 		unum /= radix;
117db10bad9SBiju Das 	} while (unum > 0U);
118db10bad9SBiju Das 
119db10bad9SBiju Das 	while (--i >= 0) {
120db10bad9SBiju Das 		*string++ = num_buf[i];
121db10bad9SBiju Das 	}
122db10bad9SBiju Das 	*string = 0;
123db10bad9SBiju Das }
124db10bad9SBiju Das 
125db10bad9SBiju Das #if RCAR_LOSSY_ENABLE == 1
126db10bad9SBiju Das typedef struct bl2_lossy_info {
127db10bad9SBiju Das 	uint32_t magic;
128db10bad9SBiju Das 	uint32_t a0;
129db10bad9SBiju Das 	uint32_t b0;
130db10bad9SBiju Das } bl2_lossy_info_t;
131db10bad9SBiju Das 
132db10bad9SBiju Das static void bl2_lossy_gen_fdt(uint32_t no, uint64_t start_addr,
133db10bad9SBiju Das 			      uint64_t end_addr, uint32_t format,
134db10bad9SBiju Das 			      uint32_t enable, int fcnlnode)
135db10bad9SBiju Das {
136db10bad9SBiju Das 	const uint64_t fcnlsize = cpu_to_fdt64(end_addr - start_addr);
137db10bad9SBiju Das 	char nodename[40] = { 0 };
138db10bad9SBiju Das 	int ret, node;
139db10bad9SBiju Das 
140db10bad9SBiju Das 	/* Ignore undefined addresses */
141db10bad9SBiju Das 	if (start_addr == 0UL && end_addr == 0UL) {
142db10bad9SBiju Das 		return;
143db10bad9SBiju Das 	}
144db10bad9SBiju Das 
145db10bad9SBiju Das 	snprintf(nodename, sizeof(nodename), "lossy-decompression@");
146db10bad9SBiju Das 	unsigned_num_print(start_addr, 16, nodename + strlen(nodename));
147db10bad9SBiju Das 
148db10bad9SBiju Das 	node = ret = fdt_add_subnode(fdt, fcnlnode, nodename);
149db10bad9SBiju Das 	if (ret < 0) {
150db10bad9SBiju Das 		NOTICE("BL2: Cannot create FCNL node (ret=%i)\n", ret);
151db10bad9SBiju Das 		panic();
152db10bad9SBiju Das 	}
153db10bad9SBiju Das 
154db10bad9SBiju Das 	ret = fdt_setprop_string(fdt, node, "compatible",
155db10bad9SBiju Das 				 "renesas,lossy-decompression");
156db10bad9SBiju Das 	if (ret < 0) {
157db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL compat string %s (ret=%i)\n",
158db10bad9SBiju Das 		       "renesas,lossy-decompression", ret);
159db10bad9SBiju Das 		panic();
160db10bad9SBiju Das 	}
161db10bad9SBiju Das 
162db10bad9SBiju Das 	ret = fdt_appendprop_string(fdt, node, "compatible",
163db10bad9SBiju Das 				    "shared-dma-pool");
164db10bad9SBiju Das 	if (ret < 0) {
165db10bad9SBiju Das 		NOTICE("BL2: Cannot append FCNL compat string %s (ret=%i)\n",
166db10bad9SBiju Das 		       "shared-dma-pool", ret);
167db10bad9SBiju Das 		panic();
168db10bad9SBiju Das 	}
169db10bad9SBiju Das 
170db10bad9SBiju Das 	ret = fdt_setprop_u64(fdt, node, "reg", start_addr);
171db10bad9SBiju Das 	if (ret < 0) {
172db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL reg prop (ret=%i)\n", ret);
173db10bad9SBiju Das 		panic();
174db10bad9SBiju Das 	}
175db10bad9SBiju Das 
176db10bad9SBiju Das 	ret = fdt_appendprop(fdt, node, "reg", &fcnlsize, sizeof(fcnlsize));
177db10bad9SBiju Das 	if (ret < 0) {
178db10bad9SBiju Das 		NOTICE("BL2: Cannot append FCNL reg size prop (ret=%i)\n", ret);
179db10bad9SBiju Das 		panic();
180db10bad9SBiju Das 	}
181db10bad9SBiju Das 
182db10bad9SBiju Das 	ret = fdt_setprop(fdt, node, "no-map", NULL, 0);
183db10bad9SBiju Das 	if (ret < 0) {
184db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL no-map prop (ret=%i)\n", ret);
185db10bad9SBiju Das 		panic();
186db10bad9SBiju Das 	}
187db10bad9SBiju Das 
188db10bad9SBiju Das 	ret = fdt_setprop_u32(fdt, node, "renesas,formats", format);
189db10bad9SBiju Das 	if (ret < 0) {
190db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL formats prop (ret=%i)\n", ret);
191db10bad9SBiju Das 		panic();
192db10bad9SBiju Das 	}
193db10bad9SBiju Das }
194db10bad9SBiju Das 
195db10bad9SBiju Das static void bl2_lossy_setting(uint32_t no, uint64_t start_addr,
196db10bad9SBiju Das 			      uint64_t end_addr, uint32_t format,
197db10bad9SBiju Das 			      uint32_t enable, int fcnlnode)
198db10bad9SBiju Das {
199db10bad9SBiju Das 	bl2_lossy_info_t info;
200db10bad9SBiju Das 	uint32_t reg;
201db10bad9SBiju Das 
202db10bad9SBiju Das 	bl2_lossy_gen_fdt(no, start_addr, end_addr, format, enable, fcnlnode);
203db10bad9SBiju Das 
204db10bad9SBiju Das 	reg = format | (start_addr >> 20);
205db10bad9SBiju Das 	mmio_write_32(AXI_DCMPAREACRA0 + 0x8U * no, reg);
206db10bad9SBiju Das 	mmio_write_32(AXI_DCMPAREACRB0 + 0x8U * no, end_addr >> 20);
207db10bad9SBiju Das 	mmio_write_32(AXI_DCMPAREACRA0 + 0x8U * no, reg | enable);
208db10bad9SBiju Das 
209db10bad9SBiju Das 	info.magic = 0x12345678U;
210db10bad9SBiju Das 	info.a0 = mmio_read_32(AXI_DCMPAREACRA0 + 0x8U * no);
211db10bad9SBiju Das 	info.b0 = mmio_read_32(AXI_DCMPAREACRB0 + 0x8U * no);
212db10bad9SBiju Das 
213db10bad9SBiju Das 	mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no, info.magic);
214db10bad9SBiju Das 	mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x4U, info.a0);
215db10bad9SBiju Das 	mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x8U, info.b0);
216db10bad9SBiju Das 
217db10bad9SBiju Das 	NOTICE("     Entry %d: DCMPAREACRAx:0x%x DCMPAREACRBx:0x%x\n", no,
218db10bad9SBiju Das 	       mmio_read_32(AXI_DCMPAREACRA0 + 0x8U * no),
219db10bad9SBiju Das 	       mmio_read_32(AXI_DCMPAREACRB0 + 0x8U * no));
220db10bad9SBiju Das }
221db10bad9SBiju Das #endif /* RCAR_LOSSY_ENABLE == 1 */
222db10bad9SBiju Das 
223db10bad9SBiju Das void bl2_plat_flush_bl31_params(void)
224db10bad9SBiju Das {
225db10bad9SBiju Das 	uint32_t product_cut, product, cut;
226db10bad9SBiju Das 	uint32_t boot_dev, boot_cpu;
227db10bad9SBiju Das 	uint32_t reg;
228db10bad9SBiju Das 
229db10bad9SBiju Das 	reg = mmio_read_32(RCAR_MODEMR);
230db10bad9SBiju Das 	boot_dev = reg & MODEMR_BOOT_DEV_MASK;
231db10bad9SBiju Das 
232db10bad9SBiju Das 	if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
233db10bad9SBiju Das 	    boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
234db10bad9SBiju Das 		emmc_terminate();
235db10bad9SBiju Das 	}
236db10bad9SBiju Das 
237db10bad9SBiju Das 	if ((reg & MODEMR_BOOT_CPU_MASK) != MODEMR_BOOT_CPU_CR7) {
238db10bad9SBiju Das 		bl2_secure_setting();
239db10bad9SBiju Das 	}
240db10bad9SBiju Das 
241db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
242db10bad9SBiju Das 	product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
243db10bad9SBiju Das 	product = reg & PRR_PRODUCT_MASK;
244db10bad9SBiju Das 	cut = reg & PRR_CUT_MASK;
245db10bad9SBiju Das 
246db10bad9SBiju Das 	if (!((product == PRR_PRODUCT_M3 && cut < PRR_PRODUCT_30) ||
247db10bad9SBiju Das 	      (product == PRR_PRODUCT_H3 && cut < PRR_PRODUCT_20))) {
248db10bad9SBiju Das 		/* Disable MFIS write protection */
249db10bad9SBiju Das 		mmio_write_32(MFISWPCNTR, MFISWPCNTR_PASSWORD | 1U);
250db10bad9SBiju Das 	}
251db10bad9SBiju Das 
252db10bad9SBiju Das 	reg = mmio_read_32(RCAR_MODEMR);
253db10bad9SBiju Das 	boot_cpu = reg & MODEMR_BOOT_CPU_MASK;
254db10bad9SBiju Das 	if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
255db10bad9SBiju Das 	    boot_cpu == MODEMR_BOOT_CPU_CA53) {
256db10bad9SBiju Das 		if (product_cut == PRR_PRODUCT_H3_CUT20) {
257db10bad9SBiju Das 			mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
258db10bad9SBiju Das 			mmio_write_32(IPMMUVI1_IMSCTLR, IMSCTLR_DISCACHE);
259db10bad9SBiju Das 			mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
260db10bad9SBiju Das 			mmio_write_32(IPMMUPV1_IMSCTLR, IMSCTLR_DISCACHE);
261db10bad9SBiju Das 			mmio_write_32(IPMMUPV2_IMSCTLR, IMSCTLR_DISCACHE);
262db10bad9SBiju Das 			mmio_write_32(IPMMUPV3_IMSCTLR, IMSCTLR_DISCACHE);
263db10bad9SBiju Das 		} else if (product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) ||
264db10bad9SBiju Das 			   product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11)) {
265db10bad9SBiju Das 			mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
266db10bad9SBiju Das 			mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
267db10bad9SBiju Das 		} else if ((product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) ||
268db10bad9SBiju Das 			   (product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_11))) {
269db10bad9SBiju Das 			mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
270db10bad9SBiju Das 			mmio_write_32(IPMMUVP0_IMSCTLR, IMSCTLR_DISCACHE);
271db10bad9SBiju Das 			mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
272db10bad9SBiju Das 		}
273db10bad9SBiju Das 
274db10bad9SBiju Das 		if (product_cut == (PRR_PRODUCT_H3_CUT20) ||
275db10bad9SBiju Das 		    product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) ||
276db10bad9SBiju Das 		    product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11) ||
277db10bad9SBiju Das 		    product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) {
278db10bad9SBiju Das 			mmio_write_32(IPMMUHC_IMSCTLR, IMSCTLR_DISCACHE);
279db10bad9SBiju Das 			mmio_write_32(IPMMURT_IMSCTLR, IMSCTLR_DISCACHE);
280db10bad9SBiju Das 			mmio_write_32(IPMMUMP_IMSCTLR, IMSCTLR_DISCACHE);
281db10bad9SBiju Das 
282db10bad9SBiju Das 			mmio_write_32(IPMMUDS0_IMSCTLR, IMSCTLR_DISCACHE);
283db10bad9SBiju Das 			mmio_write_32(IPMMUDS1_IMSCTLR, IMSCTLR_DISCACHE);
284db10bad9SBiju Das 		}
285db10bad9SBiju Das 	}
286db10bad9SBiju Das 
287db10bad9SBiju Das 	mmio_write_32(IPMMUMM_IMSCTLR, IPMMUMM_IMSCTLR_ENABLE);
288db10bad9SBiju Das 	mmio_write_32(IPMMUMM_IMAUXCTLR, IPMMUMM_IMAUXCTLR_NMERGE40_BIT);
289db10bad9SBiju Das 
290db10bad9SBiju Das 	rcar_swdt_release();
291db10bad9SBiju Das 	bl2_system_cpg_init();
292db10bad9SBiju Das 
293db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1
294db10bad9SBiju Das 	/* Disable data cache (clean and invalidate) */
295db10bad9SBiju Das 	disable_mmu_el3();
296db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE == 1 */
297db10bad9SBiju Das }
298db10bad9SBiju Das 
299db10bad9SBiju Das static uint32_t is_ddr_backup_mode(void)
300db10bad9SBiju Das {
301db10bad9SBiju Das #if RCAR_SYSTEM_SUSPEND
302db10bad9SBiju Das 	static uint32_t reason = RCAR_COLD_BOOT;
303db10bad9SBiju Das 	static uint32_t once;
304db10bad9SBiju Das 
305db10bad9SBiju Das 	if (once != 0U) {
306db10bad9SBiju Das 		return reason;
307db10bad9SBiju Das 	}
308db10bad9SBiju Das 
309db10bad9SBiju Das 	once = 1;
310db10bad9SBiju Das 	if ((mmio_read_32(GPIO_INDT) & GPIO_BKUP_TRG_SHIFT) == 0U) {
311db10bad9SBiju Das 		return reason;
312db10bad9SBiju Das 	}
313db10bad9SBiju Das 
314db10bad9SBiju Das 	reason = RCAR_WARM_BOOT;
315db10bad9SBiju Das 	return reason;
316db10bad9SBiju Das #else /* RCAR_SYSTEM_SUSPEND */
317db10bad9SBiju Das 	return RCAR_COLD_BOOT;
318db10bad9SBiju Das #endif /* RCAR_SYSTEM_SUSPEND */
319db10bad9SBiju Das }
320db10bad9SBiju Das 
321db10bad9SBiju Das int bl2_plat_handle_pre_image_load(unsigned int image_id)
322db10bad9SBiju Das {
323db10bad9SBiju Das 	u_register_t *boot_kind = (void *)BOOT_KIND_BASE;
324db10bad9SBiju Das 	bl_mem_params_node_t *bl_mem_params;
325db10bad9SBiju Das 
326db10bad9SBiju Das 	if (image_id != BL31_IMAGE_ID) {
327db10bad9SBiju Das 		return 0;
328db10bad9SBiju Das 	}
329db10bad9SBiju Das 
330db10bad9SBiju Das 	bl_mem_params = get_bl_mem_params_node(image_id);
331db10bad9SBiju Das 
332db10bad9SBiju Das 	if (is_ddr_backup_mode() != RCAR_COLD_BOOT) {
333db10bad9SBiju Das 		*boot_kind  = RCAR_WARM_BOOT;
334db10bad9SBiju Das 		flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind));
335db10bad9SBiju Das 
336db10bad9SBiju Das 		console_flush();
337db10bad9SBiju Das 		bl2_plat_flush_bl31_params();
338db10bad9SBiju Das 
339db10bad9SBiju Das 		/* will not return */
340db10bad9SBiju Das 		bl2_enter_bl31(&bl_mem_params->ep_info);
341db10bad9SBiju Das 	}
342db10bad9SBiju Das 
343db10bad9SBiju Das 	*boot_kind  = RCAR_COLD_BOOT;
344db10bad9SBiju Das 	flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind));
345db10bad9SBiju Das 
346db10bad9SBiju Das 	return 0;
347db10bad9SBiju Das }
348db10bad9SBiju Das 
349db10bad9SBiju Das static uint64_t rzg_get_dest_addr_from_cert(uint32_t certid, uintptr_t *dest)
350db10bad9SBiju Das {
351db10bad9SBiju Das 	uint32_t cert, len;
352db10bad9SBiju Das 	int err;
353db10bad9SBiju Das 
354db10bad9SBiju Das 	err = rcar_get_certificate(certid, &cert);
355db10bad9SBiju Das 	if (err != 0) {
356db10bad9SBiju Das 		ERROR("%s : cert file load error", __func__);
357db10bad9SBiju Das 		return 1U;
358db10bad9SBiju Das 	}
359db10bad9SBiju Das 
360db10bad9SBiju Das 	rcar_read_certificate((uint64_t)cert, &len, dest);
361db10bad9SBiju Das 
362db10bad9SBiju Das 	return 0U;
363db10bad9SBiju Das }
364db10bad9SBiju Das 
365db10bad9SBiju Das int bl2_plat_handle_post_image_load(unsigned int image_id)
366db10bad9SBiju Das {
367db10bad9SBiju Das 	static bl2_to_bl31_params_mem_t *params;
368db10bad9SBiju Das 	bl_mem_params_node_t *bl_mem_params;
369db10bad9SBiju Das 	uintptr_t dest;
370db10bad9SBiju Das 	uint64_t ret;
371db10bad9SBiju Das 
372db10bad9SBiju Das 	if (params == NULL) {
373db10bad9SBiju Das 		params = (bl2_to_bl31_params_mem_t *)PARAMS_BASE;
374db10bad9SBiju Das 		memset((void *)PARAMS_BASE, 0, sizeof(*params));
375db10bad9SBiju Das 	}
376db10bad9SBiju Das 
377db10bad9SBiju Das 	bl_mem_params = get_bl_mem_params_node(image_id);
378db10bad9SBiju Das 
379db10bad9SBiju Das 	switch (image_id) {
380db10bad9SBiju Das 	case BL31_IMAGE_ID:
381db10bad9SBiju Das 		ret = rzg_get_dest_addr_from_cert(SOC_FW_CONTENT_CERT_ID,
382db10bad9SBiju Das 						  &dest);
383db10bad9SBiju Das 		if (ret == 0U) {
384db10bad9SBiju Das 			bl_mem_params->image_info.image_base = dest;
385db10bad9SBiju Das 		}
386db10bad9SBiju Das 		break;
387db10bad9SBiju Das 	case BL32_IMAGE_ID:
388db10bad9SBiju Das 		ret = rzg_get_dest_addr_from_cert(TRUSTED_OS_FW_CONTENT_CERT_ID,
389db10bad9SBiju Das 						  &dest);
390db10bad9SBiju Das 		if (ret == 0U) {
391db10bad9SBiju Das 			bl_mem_params->image_info.image_base = dest;
392db10bad9SBiju Das 		}
393db10bad9SBiju Das 
394db10bad9SBiju Das 		memcpy(&params->bl32_ep_info, &bl_mem_params->ep_info,
395db10bad9SBiju Das 		       sizeof(entry_point_info_t));
396db10bad9SBiju Das 		break;
397db10bad9SBiju Das 	case BL33_IMAGE_ID:
398db10bad9SBiju Das 		memcpy(&params->bl33_ep_info, &bl_mem_params->ep_info,
399db10bad9SBiju Das 		       sizeof(entry_point_info_t));
400db10bad9SBiju Das 		break;
401db10bad9SBiju Das 	default:
402db10bad9SBiju Das 		break;
403db10bad9SBiju Das 	}
404db10bad9SBiju Das 
405db10bad9SBiju Das 	return 0;
406db10bad9SBiju Das }
407db10bad9SBiju Das 
408db10bad9SBiju Das struct meminfo *bl2_plat_sec_mem_layout(void)
409db10bad9SBiju Das {
410db10bad9SBiju Das 	return &bl2_tzram_layout;
411db10bad9SBiju Das }
412db10bad9SBiju Das 
413db10bad9SBiju Das static void bl2_populate_compatible_string(void *dt)
414db10bad9SBiju Das {
415db10bad9SBiju Das 	uint32_t board_type;
416db10bad9SBiju Das 	uint32_t board_rev;
417db10bad9SBiju Das 	uint32_t reg;
418db10bad9SBiju Das 	int ret;
419db10bad9SBiju Das 
420db10bad9SBiju Das 	fdt_setprop_u32(dt, 0, "#address-cells", 2);
421db10bad9SBiju Das 	fdt_setprop_u32(dt, 0, "#size-cells", 2);
422db10bad9SBiju Das 
423db10bad9SBiju Das 	/* Populate compatible string */
424db10bad9SBiju Das 	rzg_get_board_type(&board_type, &board_rev);
425db10bad9SBiju Das 	switch (board_type) {
426db10bad9SBiju Das 	case BOARD_HIHOPE_RZ_G2M:
427db10bad9SBiju Das 		ret = fdt_setprop_string(dt, 0, "compatible",
428db10bad9SBiju Das 					 "hoperun,hihope-rzg2m");
429db10bad9SBiju Das 		break;
430*ec3e2f67SLad Prabhakar 	case BOARD_HIHOPE_RZ_G2H:
431*ec3e2f67SLad Prabhakar 		ret = fdt_setprop_string(dt, 0, "compatible",
432*ec3e2f67SLad Prabhakar 					 "hoperun,hihope-rzg2h");
433*ec3e2f67SLad Prabhakar 		break;
434db10bad9SBiju Das 	default:
435db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string, board unsupported\n");
436db10bad9SBiju Das 		panic();
437db10bad9SBiju Das 		break;
438db10bad9SBiju Das 	}
439db10bad9SBiju Das 
440db10bad9SBiju Das 	if (ret < 0) {
441db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret);
442db10bad9SBiju Das 		panic();
443db10bad9SBiju Das 	}
444db10bad9SBiju Das 
445db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
446db10bad9SBiju Das 	switch (reg & PRR_PRODUCT_MASK) {
447db10bad9SBiju Das 	case PRR_PRODUCT_M3:
448db10bad9SBiju Das 		ret = fdt_appendprop_string(dt, 0, "compatible",
449db10bad9SBiju Das 					    "renesas,r8a774a1");
450db10bad9SBiju Das 		break;
451*ec3e2f67SLad Prabhakar 	case PRR_PRODUCT_H3:
452*ec3e2f67SLad Prabhakar 		ret = fdt_appendprop_string(dt, 0, "compatible",
453*ec3e2f67SLad Prabhakar 					    "renesas,r8a774e1");
454*ec3e2f67SLad Prabhakar 		break;
455db10bad9SBiju Das 	default:
456db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string, SoC unsupported\n");
457db10bad9SBiju Das 		panic();
458db10bad9SBiju Das 		break;
459db10bad9SBiju Das 	}
460db10bad9SBiju Das 
461db10bad9SBiju Das 	if (ret < 0) {
462db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret);
463db10bad9SBiju Das 		panic();
464db10bad9SBiju Das 	}
465db10bad9SBiju Das }
466db10bad9SBiju Das 
46794a73ef3SBiju Das static int bl2_add_memory_node(uint64_t start, uint64_t size)
468db10bad9SBiju Das {
469db10bad9SBiju Das 	char nodename[32] = { 0 };
470db10bad9SBiju Das 	uint64_t fdtsize;
47194a73ef3SBiju Das 	int ret, node;
47294a73ef3SBiju Das 
47394a73ef3SBiju Das 	fdtsize = cpu_to_fdt64(size);
47494a73ef3SBiju Das 
47594a73ef3SBiju Das 	snprintf(nodename, sizeof(nodename), "memory@");
47694a73ef3SBiju Das 	unsigned_num_print(start, 16, nodename + strlen(nodename));
47794a73ef3SBiju Das 	node = ret = fdt_add_subnode(fdt, 0, nodename);
47894a73ef3SBiju Das 	if (ret < 0) {
47994a73ef3SBiju Das 		return ret;
48094a73ef3SBiju Das 	}
48194a73ef3SBiju Das 
48294a73ef3SBiju Das 	ret = fdt_setprop_string(fdt, node, "device_type", "memory");
48394a73ef3SBiju Das 	if (ret < 0) {
48494a73ef3SBiju Das 		return ret;
48594a73ef3SBiju Das 	}
48694a73ef3SBiju Das 
48794a73ef3SBiju Das 	ret = fdt_setprop_u64(fdt, node, "reg", start);
48894a73ef3SBiju Das 	if (ret < 0) {
48994a73ef3SBiju Das 		return ret;
49094a73ef3SBiju Das 	}
49194a73ef3SBiju Das 
49294a73ef3SBiju Das 	return fdt_appendprop(fdt, node, "reg", &fdtsize, sizeof(fdtsize));
49394a73ef3SBiju Das }
49494a73ef3SBiju Das 
49594a73ef3SBiju Das static void bl2_advertise_dram_entries(uint64_t dram_config[8])
49694a73ef3SBiju Das {
49794a73ef3SBiju Das 	uint64_t start, size;
49894a73ef3SBiju Das 	int ret, chan;
499db10bad9SBiju Das 
500db10bad9SBiju Das 	for (chan = 0; chan < MAX_DRAM_CHANNELS; chan++) {
501db10bad9SBiju Das 		start = dram_config[2 * chan];
502db10bad9SBiju Das 		size = dram_config[2 * chan + 1];
503db10bad9SBiju Das 		if (size == 0U) {
504db10bad9SBiju Das 			continue;
505db10bad9SBiju Das 		}
506db10bad9SBiju Das 
507db10bad9SBiju Das 		NOTICE("BL2: CH%d: %llx - %llx, %lld %siB\n",
508db10bad9SBiju Das 		       chan, start, start + size - 1U,
509db10bad9SBiju Das 		       (size >> 30) ? : size >> 20,
510db10bad9SBiju Das 		       (size >> 30) ? "G" : "M");
511db10bad9SBiju Das 	}
512db10bad9SBiju Das 
513db10bad9SBiju Das 	/*
514db10bad9SBiju Das 	 * We add the DT nodes in reverse order here. The fdt_add_subnode()
515db10bad9SBiju Das 	 * adds the DT node before the first existing DT node, so we have
516db10bad9SBiju Das 	 * to add them in reverse order to get nodes sorted by address in
517db10bad9SBiju Das 	 * the resulting DT.
518db10bad9SBiju Das 	 */
519db10bad9SBiju Das 	for (chan = MAX_DRAM_CHANNELS - 1; chan >= 0; chan--) {
520db10bad9SBiju Das 		start = dram_config[2 * chan];
521db10bad9SBiju Das 		size = dram_config[2 * chan + 1];
522db10bad9SBiju Das 		if (size == 0U) {
523db10bad9SBiju Das 			continue;
524db10bad9SBiju Das 		}
525db10bad9SBiju Das 
526db10bad9SBiju Das 		/*
527db10bad9SBiju Das 		 * Channel 0 is mapped in 32bit space and the first
528db10bad9SBiju Das 		 * 128 MiB are reserved
529db10bad9SBiju Das 		 */
530db10bad9SBiju Das 		if (chan == 0) {
53194a73ef3SBiju Das 			/*
53294a73ef3SBiju Das 			 * Maximum DDR size in Channel 0 for 32 bit space is 2GB, Add DT node
53394a73ef3SBiju Das 			 * for remaining region in 64 bit address space
53494a73ef3SBiju Das 			 */
53594a73ef3SBiju Das 			if (size > MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE) {
53694a73ef3SBiju Das 				start = dram_config[chan] + MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE;
53794a73ef3SBiju Das 				size -= MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE;
53894a73ef3SBiju Das 				ret = bl2_add_memory_node(start, size);
53994a73ef3SBiju Das 				if (ret < 0) {
54094a73ef3SBiju Das 					goto err;
54194a73ef3SBiju Das 				}
54294a73ef3SBiju Das 			}
543db10bad9SBiju Das 			start = 0x48000000U;
544db10bad9SBiju Das 			size -= 0x8000000U;
545db10bad9SBiju Das 		}
546db10bad9SBiju Das 
54794a73ef3SBiju Das 		ret = bl2_add_memory_node(start, size);
548db10bad9SBiju Das 		if (ret < 0) {
549db10bad9SBiju Das 			goto err;
550db10bad9SBiju Das 		}
551db10bad9SBiju Das 	}
552db10bad9SBiju Das 
553db10bad9SBiju Das 	return;
554db10bad9SBiju Das err:
555db10bad9SBiju Das 	NOTICE("BL2: Cannot add memory node to FDT (ret=%i)\n", ret);
556db10bad9SBiju Das 	panic();
557db10bad9SBiju Das }
558db10bad9SBiju Das 
559db10bad9SBiju Das static void bl2_advertise_dram_size(uint32_t product)
560db10bad9SBiju Das {
561db10bad9SBiju Das 	uint64_t dram_config[8] = {
562db10bad9SBiju Das 		[0] = 0x400000000ULL,
563db10bad9SBiju Das 		[2] = 0x500000000ULL,
564db10bad9SBiju Das 		[4] = 0x600000000ULL,
565db10bad9SBiju Das 		[6] = 0x700000000ULL,
566db10bad9SBiju Das 	};
567db10bad9SBiju Das 
568db10bad9SBiju Das 	switch (product) {
569db10bad9SBiju Das 	case PRR_PRODUCT_M3:
570db10bad9SBiju Das 		/* 4GB(2GBx2 2ch split) */
571db10bad9SBiju Das 		dram_config[1] = 0x80000000ULL;
572db10bad9SBiju Das 		dram_config[5] = 0x80000000ULL;
573db10bad9SBiju Das 		break;
574*ec3e2f67SLad Prabhakar 	case PRR_PRODUCT_H3:
575*ec3e2f67SLad Prabhakar #if (RCAR_DRAM_LPDDR4_MEMCONF == 0)
576*ec3e2f67SLad Prabhakar 		/* 4GB(1GBx4) */
577*ec3e2f67SLad Prabhakar 		dram_config[1] = 0x40000000ULL;
578*ec3e2f67SLad Prabhakar 		dram_config[3] = 0x40000000ULL;
579*ec3e2f67SLad Prabhakar 		dram_config[5] = 0x40000000ULL;
580*ec3e2f67SLad Prabhakar 		dram_config[7] = 0x40000000ULL;
581*ec3e2f67SLad Prabhakar #elif (RCAR_DRAM_LPDDR4_MEMCONF == 1) && (RCAR_DRAM_CHANNEL == 5) && \
582*ec3e2f67SLad Prabhakar 	(RCAR_DRAM_SPLIT == 2)
583*ec3e2f67SLad Prabhakar 		/* 4GB(2GBx2 2ch split) */
584*ec3e2f67SLad Prabhakar 		dram_config[1] = 0x80000000ULL;
585*ec3e2f67SLad Prabhakar 		dram_config[3] = 0x80000000ULL;
586*ec3e2f67SLad Prabhakar #elif (RCAR_DRAM_LPDDR4_MEMCONF == 1) && (RCAR_DRAM_CHANNEL == 15)
587*ec3e2f67SLad Prabhakar 		/* 8GB(2GBx4: default) */
588*ec3e2f67SLad Prabhakar 		dram_config[1] = 0x80000000ULL;
589*ec3e2f67SLad Prabhakar 		dram_config[3] = 0x80000000ULL;
590*ec3e2f67SLad Prabhakar 		dram_config[5] = 0x80000000ULL;
591*ec3e2f67SLad Prabhakar 		dram_config[7] = 0x80000000ULL;
592*ec3e2f67SLad Prabhakar #endif /* RCAR_DRAM_LPDDR4_MEMCONF == 0 */
593*ec3e2f67SLad Prabhakar 		break;
594db10bad9SBiju Das 	default:
595db10bad9SBiju Das 		NOTICE("BL2: Detected invalid DRAM entries\n");
596db10bad9SBiju Das 		break;
597db10bad9SBiju Das 	}
598db10bad9SBiju Das 
599db10bad9SBiju Das 	bl2_advertise_dram_entries(dram_config);
600db10bad9SBiju Das }
601db10bad9SBiju Das 
602db10bad9SBiju Das void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2,
603db10bad9SBiju Das 				  u_register_t arg3, u_register_t arg4)
604db10bad9SBiju Das {
605db10bad9SBiju Das 	uint32_t reg, midr, boot_dev, boot_cpu, type, rev;
606db10bad9SBiju Das 	uint32_t product, product_cut, major, minor;
607db10bad9SBiju Das 	int32_t ret;
608db10bad9SBiju Das 	const char *str;
609db10bad9SBiju Das 	const char *unknown = "unknown";
610db10bad9SBiju Das 	const char *cpu_ca57 = "CA57";
611db10bad9SBiju Das 	const char *cpu_ca53 = "CA53";
612*ec3e2f67SLad Prabhakar 	const char *product_g2h = "G2H";
613db10bad9SBiju Das 	const char *product_g2m = "G2M";
614db10bad9SBiju Das 	const char *boot_hyper80 = "HyperFlash(80MHz)";
615db10bad9SBiju Das 	const char *boot_qspi40 = "QSPI Flash(40MHz)";
616db10bad9SBiju Das 	const char *boot_qspi80 = "QSPI Flash(80MHz)";
617db10bad9SBiju Das 	const char *boot_emmc25x1 = "eMMC(25MHz x1)";
618db10bad9SBiju Das 	const char *boot_emmc50x8 = "eMMC(50MHz x8)";
619db10bad9SBiju Das 	const char *boot_hyper160 = "HyperFlash(160MHz)";
620db10bad9SBiju Das #if RZG_LCS_STATE_DETECTION_ENABLE
621db10bad9SBiju Das 	uint32_t lcs;
622db10bad9SBiju Das 	const char *lcs_secure = "SE";
623db10bad9SBiju Das 	const char *lcs_cm = "CM";
624db10bad9SBiju Das 	const char *lcs_dm = "DM";
625db10bad9SBiju Das 	const char *lcs_sd = "SD";
626db10bad9SBiju Das 	const char *lcs_fa = "FA";
627db10bad9SBiju Das #endif /* RZG_LCS_STATE_DETECTION_ENABLE */
628db10bad9SBiju Das 
629db10bad9SBiju Das #if (RCAR_LOSSY_ENABLE == 1)
630db10bad9SBiju Das 	int fcnlnode;
631db10bad9SBiju Das #endif /* (RCAR_LOSSY_ENABLE == 1) */
632db10bad9SBiju Das 
633db10bad9SBiju Das 	bl2_init_generic_timer();
634db10bad9SBiju Das 
635db10bad9SBiju Das 	reg = mmio_read_32(RCAR_MODEMR);
636db10bad9SBiju Das 	boot_dev = reg & MODEMR_BOOT_DEV_MASK;
637db10bad9SBiju Das 	boot_cpu = reg & MODEMR_BOOT_CPU_MASK;
638db10bad9SBiju Das 
639db10bad9SBiju Das 	bl2_cpg_init();
640db10bad9SBiju Das 
641db10bad9SBiju Das 	if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
642db10bad9SBiju Das 	    boot_cpu == MODEMR_BOOT_CPU_CA53) {
643db10bad9SBiju Das 		rzg_pfc_init();
644db10bad9SBiju Das 		rcar_console_boot_init();
645db10bad9SBiju Das 	}
646db10bad9SBiju Das 
647db10bad9SBiju Das 	plat_rcar_gic_driver_init();
648db10bad9SBiju Das 	plat_rcar_gic_init();
649db10bad9SBiju Das 	rcar_swdt_init();
650db10bad9SBiju Das 
651db10bad9SBiju Das 	/* FIQ interrupts are taken to EL3 */
652db10bad9SBiju Das 	write_scr_el3(read_scr_el3() | SCR_FIQ_BIT);
653db10bad9SBiju Das 
654db10bad9SBiju Das 	write_daifclr(DAIF_FIQ_BIT);
655db10bad9SBiju Das 
656db10bad9SBiju Das 	reg = read_midr();
657db10bad9SBiju Das 	midr = reg & (MIDR_PN_MASK << MIDR_PN_SHIFT);
658db10bad9SBiju Das 	switch (midr) {
659db10bad9SBiju Das 	case MIDR_CA57:
660db10bad9SBiju Das 		str = cpu_ca57;
661db10bad9SBiju Das 		break;
662db10bad9SBiju Das 	case MIDR_CA53:
663db10bad9SBiju Das 		str = cpu_ca53;
664db10bad9SBiju Das 		break;
665db10bad9SBiju Das 	default:
666db10bad9SBiju Das 		str = unknown;
667db10bad9SBiju Das 		break;
668db10bad9SBiju Das 	}
669db10bad9SBiju Das 
670db10bad9SBiju Das 	NOTICE("BL2: RZ/G2 Initial Program Loader(%s) Rev.%s\n", str,
671db10bad9SBiju Das 	       version_of_renesas);
672db10bad9SBiju Das 
673db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
674db10bad9SBiju Das 	product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
675db10bad9SBiju Das 	product = reg & PRR_PRODUCT_MASK;
676db10bad9SBiju Das 
677db10bad9SBiju Das 	switch (product) {
678db10bad9SBiju Das 	case PRR_PRODUCT_M3:
679db10bad9SBiju Das 		str = product_g2m;
680db10bad9SBiju Das 		break;
681*ec3e2f67SLad Prabhakar 	case PRR_PRODUCT_H3:
682*ec3e2f67SLad Prabhakar 		str = product_g2h;
683*ec3e2f67SLad Prabhakar 		break;
684db10bad9SBiju Das 	default:
685db10bad9SBiju Das 		str = unknown;
686db10bad9SBiju Das 		break;
687db10bad9SBiju Das 	}
688db10bad9SBiju Das 
689db10bad9SBiju Das 	if ((product == PRR_PRODUCT_M3) &&
690db10bad9SBiju Das 	    ((reg & RCAR_MAJOR_MASK) == PRR_PRODUCT_20)) {
691db10bad9SBiju Das 		if ((reg & PRR_CUT_MASK) == RCAR_M3_CUT_VER11) {
692db10bad9SBiju Das 			/* M3 Ver.1.1 or Ver.1.2 */
693db10bad9SBiju Das 			NOTICE("BL2: PRR is RZ/%s Ver.1.1 / Ver.1.2\n", str);
694db10bad9SBiju Das 		} else {
695db10bad9SBiju Das 			NOTICE("BL2: PRR is RZ/%s Ver.1.%d\n", str,
696db10bad9SBiju Das 				(reg & RCAR_MINOR_MASK) + RCAR_M3_MINOR_OFFSET);
697db10bad9SBiju Das 		}
698db10bad9SBiju Das 	} else {
699db10bad9SBiju Das 		major = (reg & RCAR_MAJOR_MASK) >> RCAR_MAJOR_SHIFT;
700db10bad9SBiju Das 		major = major + RCAR_MAJOR_OFFSET;
701db10bad9SBiju Das 		minor = reg & RCAR_MINOR_MASK;
702db10bad9SBiju Das 		NOTICE("BL2: PRR is RZ/%s Ver.%d.%d\n", str, major, minor);
703db10bad9SBiju Das 	}
704db10bad9SBiju Das 
705db10bad9SBiju Das 	rzg_get_board_type(&type, &rev);
706db10bad9SBiju Das 
707db10bad9SBiju Das 	switch (type) {
708db10bad9SBiju Das 	case BOARD_HIHOPE_RZ_G2M:
709*ec3e2f67SLad Prabhakar 	case BOARD_HIHOPE_RZ_G2H:
710db10bad9SBiju Das 		break;
711db10bad9SBiju Das 	default:
712db10bad9SBiju Das 		type = BOARD_UNKNOWN;
713db10bad9SBiju Das 		break;
714db10bad9SBiju Das 	}
715db10bad9SBiju Das 
716db10bad9SBiju Das 	if (type == BOARD_UNKNOWN || rev == BOARD_REV_UNKNOWN) {
717db10bad9SBiju Das 		NOTICE("BL2: Board is %s Rev.---\n", GET_BOARD_NAME(type));
718db10bad9SBiju Das 	} else {
719db10bad9SBiju Das 		NOTICE("BL2: Board is %s Rev.%d.%d\n",
720db10bad9SBiju Das 		       GET_BOARD_NAME(type),
721db10bad9SBiju Das 		       GET_BOARD_MAJOR(rev), GET_BOARD_MINOR(rev));
722db10bad9SBiju Das 	}
723db10bad9SBiju Das 
724db10bad9SBiju Das #if RCAR_LSI != RCAR_AUTO
725db10bad9SBiju Das 	if (product != TARGET_PRODUCT) {
726db10bad9SBiju Das 		ERROR("BL2: IPL was been built for the %s.\n", TARGET_NAME);
727db10bad9SBiju Das 		ERROR("BL2: Please write the correct IPL to flash memory.\n");
728db10bad9SBiju Das 		panic();
729db10bad9SBiju Das 	}
730db10bad9SBiju Das #endif /* RCAR_LSI != RCAR_AUTO */
731db10bad9SBiju Das 	rcar_avs_init();
732db10bad9SBiju Das 	rcar_avs_setting();
733db10bad9SBiju Das 
734db10bad9SBiju Das 	switch (boot_dev) {
735db10bad9SBiju Das 	case MODEMR_BOOT_DEV_HYPERFLASH160:
736db10bad9SBiju Das 		str = boot_hyper160;
737db10bad9SBiju Das 		break;
738db10bad9SBiju Das 	case MODEMR_BOOT_DEV_HYPERFLASH80:
739db10bad9SBiju Das 		str = boot_hyper80;
740db10bad9SBiju Das 		break;
741db10bad9SBiju Das 	case MODEMR_BOOT_DEV_QSPI_FLASH40:
742db10bad9SBiju Das 		str = boot_qspi40;
743db10bad9SBiju Das 		break;
744db10bad9SBiju Das 	case MODEMR_BOOT_DEV_QSPI_FLASH80:
745db10bad9SBiju Das 		str = boot_qspi80;
746db10bad9SBiju Das 		break;
747db10bad9SBiju Das 	case MODEMR_BOOT_DEV_EMMC_25X1:
748db10bad9SBiju Das 		str = boot_emmc25x1;
749db10bad9SBiju Das 		break;
750db10bad9SBiju Das 	case MODEMR_BOOT_DEV_EMMC_50X8:
751db10bad9SBiju Das 		str = boot_emmc50x8;
752db10bad9SBiju Das 		break;
753db10bad9SBiju Das 	default:
754db10bad9SBiju Das 		str = unknown;
755db10bad9SBiju Das 		break;
756db10bad9SBiju Das 	}
757db10bad9SBiju Das 	NOTICE("BL2: Boot device is %s\n", str);
758db10bad9SBiju Das 
759db10bad9SBiju Das 	rcar_avs_setting();
760db10bad9SBiju Das 
761db10bad9SBiju Das #if RZG_LCS_STATE_DETECTION_ENABLE
762db10bad9SBiju Das 	reg = rcar_rom_get_lcs(&lcs);
763db10bad9SBiju Das 	if (reg != 0U) {
764db10bad9SBiju Das 		str = unknown;
765db10bad9SBiju Das 		goto lcm_state;
766db10bad9SBiju Das 	}
767db10bad9SBiju Das 
768db10bad9SBiju Das 	switch (lcs) {
769db10bad9SBiju Das 	case LCS_CM:
770db10bad9SBiju Das 		str = lcs_cm;
771db10bad9SBiju Das 		break;
772db10bad9SBiju Das 	case LCS_DM:
773db10bad9SBiju Das 		str = lcs_dm;
774db10bad9SBiju Das 		break;
775db10bad9SBiju Das 	case LCS_SD:
776db10bad9SBiju Das 		str = lcs_sd;
777db10bad9SBiju Das 		break;
778db10bad9SBiju Das 	case LCS_SE:
779db10bad9SBiju Das 		str = lcs_secure;
780db10bad9SBiju Das 		break;
781db10bad9SBiju Das 	case LCS_FA:
782db10bad9SBiju Das 		str = lcs_fa;
783db10bad9SBiju Das 		break;
784db10bad9SBiju Das 	default:
785db10bad9SBiju Das 		str = unknown;
786db10bad9SBiju Das 		break;
787db10bad9SBiju Das 	}
788db10bad9SBiju Das 
789db10bad9SBiju Das lcm_state:
790db10bad9SBiju Das 	NOTICE("BL2: LCM state is %s\n", str);
791db10bad9SBiju Das #endif /* RZG_LCS_STATE_DETECTION_ENABLE */
792db10bad9SBiju Das 
793db10bad9SBiju Das 	rcar_avs_end();
794db10bad9SBiju Das 	is_ddr_backup_mode();
795db10bad9SBiju Das 
796db10bad9SBiju Das 	bl2_tzram_layout.total_base = BL31_BASE;
797db10bad9SBiju Das 	bl2_tzram_layout.total_size = BL31_LIMIT - BL31_BASE;
798db10bad9SBiju Das 
799db10bad9SBiju Das 	if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
800db10bad9SBiju Das 	    boot_cpu == MODEMR_BOOT_CPU_CA53) {
801778db0e9SLad Prabhakar 		ret = rcar_dram_init();
802db10bad9SBiju Das 		if (ret != 0) {
803db10bad9SBiju Das 			NOTICE("BL2: Failed to DRAM initialize (%d).\n", ret);
804db10bad9SBiju Das 			panic();
805db10bad9SBiju Das 		}
806db10bad9SBiju Das 		rzg_qos_init();
807db10bad9SBiju Das 	}
808db10bad9SBiju Das 
809db10bad9SBiju Das 	/* Set up FDT */
810db10bad9SBiju Das 	ret = fdt_create_empty_tree(fdt, sizeof(fdt_blob));
811db10bad9SBiju Das 	if (ret != 0) {
812db10bad9SBiju Das 		NOTICE("BL2: Cannot allocate FDT for U-Boot (ret=%i)\n", ret);
813db10bad9SBiju Das 		panic();
814db10bad9SBiju Das 	}
815db10bad9SBiju Das 
816db10bad9SBiju Das 	/* Add platform compatible string */
817db10bad9SBiju Das 	bl2_populate_compatible_string(fdt);
818db10bad9SBiju Das 
819db10bad9SBiju Das 	/* Print DRAM layout */
820db10bad9SBiju Das 	bl2_advertise_dram_size(product);
821db10bad9SBiju Das 
822db10bad9SBiju Das 	if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
823db10bad9SBiju Das 	    boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
824db10bad9SBiju Das 		if (rcar_emmc_init() != EMMC_SUCCESS) {
825db10bad9SBiju Das 			NOTICE("BL2: Failed to eMMC driver initialize.\n");
826db10bad9SBiju Das 			panic();
827db10bad9SBiju Das 		}
828db10bad9SBiju Das 		rcar_emmc_memcard_power(EMMC_POWER_ON);
829db10bad9SBiju Das 		if (rcar_emmc_mount() != EMMC_SUCCESS) {
830db10bad9SBiju Das 			NOTICE("BL2: Failed to eMMC mount operation.\n");
831db10bad9SBiju Das 			panic();
832db10bad9SBiju Das 		}
833db10bad9SBiju Das 	} else {
834db10bad9SBiju Das 		rcar_rpc_init();
835db10bad9SBiju Das 		rcar_dma_init();
836db10bad9SBiju Das 	}
837db10bad9SBiju Das 
838db10bad9SBiju Das 	reg = mmio_read_32(RST_WDTRSTCR);
839db10bad9SBiju Das 	reg &= ~WDTRSTCR_RWDT_RSTMSK;
840db10bad9SBiju Das 	reg |= WDTRSTCR_PASSWORD;
841db10bad9SBiju Das 	mmio_write_32(RST_WDTRSTCR, reg);
842db10bad9SBiju Das 
843db10bad9SBiju Das 	mmio_write_32(CPG_CPGWPR, CPGWPR_PASSWORD);
844db10bad9SBiju Das 	mmio_write_32(CPG_CPGWPCR, CPGWPCR_PASSWORD);
845db10bad9SBiju Das 
846db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
847db10bad9SBiju Das 	if ((reg & RCAR_CPU_MASK_CA57) == RCAR_CPU_HAVE_CA57) {
848db10bad9SBiju Das 		mmio_write_32(CPG_CA57DBGRCR,
849db10bad9SBiju Das 			      DBGCPUPREN | mmio_read_32(CPG_CA57DBGRCR));
850db10bad9SBiju Das 	}
851db10bad9SBiju Das 
852db10bad9SBiju Das 	if ((reg & RCAR_CPU_MASK_CA53) == RCAR_CPU_HAVE_CA53) {
853db10bad9SBiju Das 		mmio_write_32(CPG_CA53DBGRCR,
854db10bad9SBiju Das 			      DBGCPUPREN | mmio_read_32(CPG_CA53DBGRCR));
855db10bad9SBiju Das 	}
856db10bad9SBiju Das 
857db10bad9SBiju Das 	if (product_cut == PRR_PRODUCT_H3_CUT10) {
858db10bad9SBiju Das 		reg = mmio_read_32(CPG_PLL2CR);
859db10bad9SBiju Das 		reg &= ~((uint32_t)1 << 5);
860db10bad9SBiju Das 		mmio_write_32(CPG_PLL2CR, reg);
861db10bad9SBiju Das 
862db10bad9SBiju Das 		reg = mmio_read_32(CPG_PLL4CR);
863db10bad9SBiju Das 		reg &= ~((uint32_t)1 << 5);
864db10bad9SBiju Das 		mmio_write_32(CPG_PLL4CR, reg);
865db10bad9SBiju Das 
866db10bad9SBiju Das 		reg = mmio_read_32(CPG_PLL0CR);
867db10bad9SBiju Das 		reg &= ~((uint32_t)1 << 12);
868db10bad9SBiju Das 		mmio_write_32(CPG_PLL0CR, reg);
869db10bad9SBiju Das 	}
870db10bad9SBiju Das #if (RCAR_LOSSY_ENABLE == 1)
871db10bad9SBiju Das 	NOTICE("BL2: Lossy Decomp areas\n");
872db10bad9SBiju Das 
873db10bad9SBiju Das 	fcnlnode = fdt_add_subnode(fdt, 0, "reserved-memory");
874db10bad9SBiju Das 	if (fcnlnode < 0) {
875db10bad9SBiju Das 		NOTICE("BL2: Cannot create reserved mem node (ret=%i)\n",
876db10bad9SBiju Das 		       fcnlnode);
877db10bad9SBiju Das 		panic();
878db10bad9SBiju Das 	}
879db10bad9SBiju Das 
880db10bad9SBiju Das 	bl2_lossy_setting(0, LOSSY_ST_ADDR0, LOSSY_END_ADDR0,
881db10bad9SBiju Das 			  LOSSY_FMT0, LOSSY_ENA_DIS0, fcnlnode);
882db10bad9SBiju Das 	bl2_lossy_setting(1, LOSSY_ST_ADDR1, LOSSY_END_ADDR1,
883db10bad9SBiju Das 			  LOSSY_FMT1, LOSSY_ENA_DIS1, fcnlnode);
884db10bad9SBiju Das 	bl2_lossy_setting(2, LOSSY_ST_ADDR2, LOSSY_END_ADDR2,
885db10bad9SBiju Das 			  LOSSY_FMT2, LOSSY_ENA_DIS2, fcnlnode);
886db10bad9SBiju Das #endif /* RCAR_LOSSY_ENABLE */
887db10bad9SBiju Das 
888db10bad9SBiju Das 	fdt_pack(fdt);
889db10bad9SBiju Das 	NOTICE("BL2: FDT at %p\n", fdt);
890db10bad9SBiju Das 
891db10bad9SBiju Das 	if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
892db10bad9SBiju Das 	    boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
893db10bad9SBiju Das 		rcar_io_emmc_setup();
894db10bad9SBiju Das 	} else {
895db10bad9SBiju Das 		rcar_io_setup();
896db10bad9SBiju Das 	}
897db10bad9SBiju Das }
898db10bad9SBiju Das 
899db10bad9SBiju Das void bl2_el3_plat_arch_setup(void)
900db10bad9SBiju Das {
901db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1
902db10bad9SBiju Das 	NOTICE("BL2: D-Cache enable\n");
903db10bad9SBiju Das 	rcar_configure_mmu_el3(BL2_BASE,
904db10bad9SBiju Das 			       BL2_END - BL2_BASE,
905db10bad9SBiju Das 			       BL2_RO_BASE, BL2_RO_LIMIT
906db10bad9SBiju Das #if USE_COHERENT_MEM
907db10bad9SBiju Das 			       , BL2_COHERENT_RAM_BASE, BL2_COHERENT_RAM_LIMIT
908db10bad9SBiju Das #endif /* USE_COHERENT_MEM */
909db10bad9SBiju Das 	    );
910db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE == 1 */
911db10bad9SBiju Das }
912db10bad9SBiju Das 
913db10bad9SBiju Das void bl2_platform_setup(void)
914db10bad9SBiju Das {
915db10bad9SBiju Das 	/*
916db10bad9SBiju Das 	 * Place holder for performing any platform initialization specific
917db10bad9SBiju Das 	 * to BL2.
918db10bad9SBiju Das 	 */
919db10bad9SBiju Das }
920db10bad9SBiju Das 
921db10bad9SBiju Das static void bl2_init_generic_timer(void)
922db10bad9SBiju Das {
923db10bad9SBiju Das 	uint32_t reg_cntfid;
924db10bad9SBiju Das 	uint32_t modemr;
925db10bad9SBiju Das 	uint32_t modemr_pll;
926db10bad9SBiju Das 	uint32_t pll_table[] = {
927db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_0,	/* MD14/MD13 : 0b00 */
928db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_1,	/* MD14/MD13 : 0b01 */
929db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_2,	/* MD14/MD13 : 0b10 */
930db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_3	/* MD14/MD13 : 0b11 */
931db10bad9SBiju Das 	};
932db10bad9SBiju Das 
933db10bad9SBiju Das 	modemr = mmio_read_32(RCAR_MODEMR);
934db10bad9SBiju Das 	modemr_pll = (modemr & MODEMR_BOOT_PLL_MASK);
935db10bad9SBiju Das 
936db10bad9SBiju Das 	/* Set frequency data in CNTFID0 */
937db10bad9SBiju Das 	reg_cntfid = pll_table[modemr_pll >> MODEMR_BOOT_PLL_SHIFT];
938db10bad9SBiju Das 
939db10bad9SBiju Das 	/* Update memory mapped and register based frequency */
940db10bad9SBiju Das 	write_cntfrq_el0((u_register_t)reg_cntfid);
941db10bad9SBiju Das 	mmio_write_32(ARM_SYS_CNTCTL_BASE + (uintptr_t)CNTFID_OFF, reg_cntfid);
942db10bad9SBiju Das 	/* Enable counter */
943db10bad9SBiju Das 	mmio_setbits_32(RCAR_CNTC_BASE + (uintptr_t)CNTCR_OFF,
944db10bad9SBiju Das 			(uint32_t)CNTCR_EN);
945db10bad9SBiju Das }
946