1db10bad9SBiju Das /* 2778db0e9SLad Prabhakar * Copyright (c) 2020-2021, Renesas Electronics Corporation. All rights reserved. 3db10bad9SBiju Das * 4db10bad9SBiju Das * SPDX-License-Identifier: BSD-3-Clause 5db10bad9SBiju Das */ 6db10bad9SBiju Das 7db10bad9SBiju Das #include <string.h> 8db10bad9SBiju Das 9db10bad9SBiju Das #include <arch_helpers.h> 10db10bad9SBiju Das #include <bl1/bl1.h> 11db10bad9SBiju Das #include <common/bl_common.h> 12db10bad9SBiju Das #include <common/debug.h> 13db10bad9SBiju Das #include <common/desc_image_load.h> 14db10bad9SBiju Das #include <drivers/console.h> 15db10bad9SBiju Das #include <drivers/io/io_driver.h> 16db10bad9SBiju Das #include <drivers/io/io_storage.h> 17db10bad9SBiju Das #include <libfdt.h> 18db10bad9SBiju Das #include <lib/mmio.h> 19db10bad9SBiju Das #include <lib/xlat_tables/xlat_tables_defs.h> 20db10bad9SBiju Das #include <platform_def.h> 21db10bad9SBiju Das #include <plat/common/platform.h> 22db10bad9SBiju Das 23db10bad9SBiju Das #include "avs_driver.h" 24db10bad9SBiju Das #include "board.h" 25db10bad9SBiju Das #include "boot_init_dram.h" 26db10bad9SBiju Das #include "cpg_registers.h" 27db10bad9SBiju Das #include "emmc_def.h" 28db10bad9SBiju Das #include "emmc_hal.h" 29db10bad9SBiju Das #include "emmc_std.h" 30db10bad9SBiju Das #include "io_common.h" 31db10bad9SBiju Das #include "io_rcar.h" 32db10bad9SBiju Das #include "qos_init.h" 33db10bad9SBiju Das #include "rcar_def.h" 34db10bad9SBiju Das #include "rcar_private.h" 35db10bad9SBiju Das #include "rcar_version.h" 36db10bad9SBiju Das #include "rom_api.h" 37db10bad9SBiju Das 38db10bad9SBiju Das #define MAX_DRAM_CHANNELS 4 3994a73ef3SBiju Das /* 4094a73ef3SBiju Das * DDR ch0 has a shadow area mapped in 32bit address space. 4194a73ef3SBiju Das * Physical address 0x4_0000_0000 - 0x4_7fff_ffff in 64bit space 4294a73ef3SBiju Das * is mapped to 0x4000_0000 - 0xbfff_ffff in 32bit space. 4394a73ef3SBiju Das */ 4494a73ef3SBiju Das #define MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE 0x80000000ULL 45db10bad9SBiju Das 46db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1 47db10bad9SBiju Das /* 48db10bad9SBiju Das * Following symbols are only used during plat_arch_setup() only 49db10bad9SBiju Das * when RCAR_BL2_DCACHE is enabled. 50db10bad9SBiju Das */ 51db10bad9SBiju Das static const uint64_t BL2_RO_BASE = BL_CODE_BASE; 52db10bad9SBiju Das static const uint64_t BL2_RO_LIMIT = BL_CODE_END; 53db10bad9SBiju Das 54db10bad9SBiju Das #if USE_COHERENT_MEM 55db10bad9SBiju Das static const uint64_t BL2_COHERENT_RAM_BASE = BL_COHERENT_RAM_BASE; 56db10bad9SBiju Das static const uint64_t BL2_COHERENT_RAM_LIMIT = BL_COHERENT_RAM_END; 57db10bad9SBiju Das #endif /* USE_COHERENT_MEM */ 58db10bad9SBiju Das 59db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE */ 60db10bad9SBiju Das 61db10bad9SBiju Das extern void plat_rcar_gic_driver_init(void); 62db10bad9SBiju Das extern void plat_rcar_gic_init(void); 63db10bad9SBiju Das extern void bl2_enter_bl31(const struct entry_point_info *bl_ep_info); 64db10bad9SBiju Das extern void bl2_system_cpg_init(void); 65db10bad9SBiju Das extern void bl2_secure_setting(void); 66db10bad9SBiju Das extern void bl2_cpg_init(void); 67db10bad9SBiju Das extern void rcar_io_emmc_setup(void); 68db10bad9SBiju Das extern void rcar_io_setup(void); 69db10bad9SBiju Das extern void rcar_swdt_release(void); 70db10bad9SBiju Das extern void rcar_swdt_init(void); 71db10bad9SBiju Das extern void rcar_rpc_init(void); 72db10bad9SBiju Das extern void rcar_dma_init(void); 73db10bad9SBiju Das extern void rzg_pfc_init(void); 74db10bad9SBiju Das 75db10bad9SBiju Das static void bl2_init_generic_timer(void); 76db10bad9SBiju Das 77db10bad9SBiju Das /* RZ/G2 product check */ 78db10bad9SBiju Das #if RCAR_LSI == RZ_G2M 79db10bad9SBiju Das #define TARGET_PRODUCT PRR_PRODUCT_M3 80db10bad9SBiju Das #define TARGET_NAME "RZ/G2M" 81ec3e2f67SLad Prabhakar #elif RCAR_LSI == RZ_G2H 82ec3e2f67SLad Prabhakar #define TARGET_PRODUCT PRR_PRODUCT_H3 83ec3e2f67SLad Prabhakar #define TARGET_NAME "RZ/G2H" 84a4d86f67SLad Prabhakar #elif RCAR_LSI == RZ_G2N 85a4d86f67SLad Prabhakar #define TARGET_PRODUCT PRR_PRODUCT_M3N 86a4d86f67SLad Prabhakar #define TARGET_NAME "RZ/G2N" 87*bcf43f04SLad Prabhakar #elif RCAR_LSI == RZ_G2E 88*bcf43f04SLad Prabhakar #define TARGET_PRODUCT PRR_PRODUCT_E3 89*bcf43f04SLad Prabhakar #define TARGET_NAME "RZ/G2E" 90db10bad9SBiju Das #elif RCAR_LSI == RCAR_AUTO 91db10bad9SBiju Das #define TARGET_NAME "RZ/G2M" 92db10bad9SBiju Das #endif /* RCAR_LSI == RZ_G2M */ 93db10bad9SBiju Das 94*bcf43f04SLad Prabhakar #if (RCAR_LSI == RZ_G2E) 95*bcf43f04SLad Prabhakar #define GPIO_INDT (GPIO_INDT6) 96*bcf43f04SLad Prabhakar #define GPIO_BKUP_TRG_SHIFT ((uint32_t)1U << 13U) 97*bcf43f04SLad Prabhakar #else 98db10bad9SBiju Das #define GPIO_INDT (GPIO_INDT1) 99db10bad9SBiju Das #define GPIO_BKUP_TRG_SHIFT (1U << 8U) 100*bcf43f04SLad Prabhakar #endif /* RCAR_LSI == RZ_G2E */ 101db10bad9SBiju Das 102db10bad9SBiju Das CASSERT((PARAMS_BASE + sizeof(bl2_to_bl31_params_mem_t) + 0x100) 103db10bad9SBiju Das < (RCAR_SHARED_MEM_BASE + RCAR_SHARED_MEM_SIZE), 104db10bad9SBiju Das assert_bl31_params_do_not_fit_in_shared_memory); 105db10bad9SBiju Das 106db10bad9SBiju Das static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 107db10bad9SBiju Das 108db10bad9SBiju Das /* FDT with DRAM configuration */ 109db10bad9SBiju Das uint64_t fdt_blob[PAGE_SIZE_4KB / sizeof(uint64_t)]; 110db10bad9SBiju Das static void *fdt = (void *)fdt_blob; 111db10bad9SBiju Das 112db10bad9SBiju Das static void unsigned_num_print(uint64_t unum, unsigned int radix, char *string) 113db10bad9SBiju Das { 114db10bad9SBiju Das /* Just need enough space to store 64 bit decimal integer */ 115db10bad9SBiju Das char num_buf[20]; 116db10bad9SBiju Das int i = 0; 117db10bad9SBiju Das unsigned int rem; 118db10bad9SBiju Das 119db10bad9SBiju Das do { 120db10bad9SBiju Das rem = unum % radix; 121db10bad9SBiju Das if (rem < 0xaU) { 122db10bad9SBiju Das num_buf[i] = '0' + rem; 123db10bad9SBiju Das } else { 124db10bad9SBiju Das num_buf[i] = 'a' + (rem - 0xaU); 125db10bad9SBiju Das } 126db10bad9SBiju Das i++; 127db10bad9SBiju Das unum /= radix; 128db10bad9SBiju Das } while (unum > 0U); 129db10bad9SBiju Das 130db10bad9SBiju Das while (--i >= 0) { 131db10bad9SBiju Das *string++ = num_buf[i]; 132db10bad9SBiju Das } 133db10bad9SBiju Das *string = 0; 134db10bad9SBiju Das } 135db10bad9SBiju Das 136db10bad9SBiju Das #if RCAR_LOSSY_ENABLE == 1 137db10bad9SBiju Das typedef struct bl2_lossy_info { 138db10bad9SBiju Das uint32_t magic; 139db10bad9SBiju Das uint32_t a0; 140db10bad9SBiju Das uint32_t b0; 141db10bad9SBiju Das } bl2_lossy_info_t; 142db10bad9SBiju Das 143db10bad9SBiju Das static void bl2_lossy_gen_fdt(uint32_t no, uint64_t start_addr, 144db10bad9SBiju Das uint64_t end_addr, uint32_t format, 145db10bad9SBiju Das uint32_t enable, int fcnlnode) 146db10bad9SBiju Das { 147db10bad9SBiju Das const uint64_t fcnlsize = cpu_to_fdt64(end_addr - start_addr); 148db10bad9SBiju Das char nodename[40] = { 0 }; 149db10bad9SBiju Das int ret, node; 150db10bad9SBiju Das 151db10bad9SBiju Das /* Ignore undefined addresses */ 152db10bad9SBiju Das if (start_addr == 0UL && end_addr == 0UL) { 153db10bad9SBiju Das return; 154db10bad9SBiju Das } 155db10bad9SBiju Das 156db10bad9SBiju Das snprintf(nodename, sizeof(nodename), "lossy-decompression@"); 157db10bad9SBiju Das unsigned_num_print(start_addr, 16, nodename + strlen(nodename)); 158db10bad9SBiju Das 159db10bad9SBiju Das node = ret = fdt_add_subnode(fdt, fcnlnode, nodename); 160db10bad9SBiju Das if (ret < 0) { 161db10bad9SBiju Das NOTICE("BL2: Cannot create FCNL node (ret=%i)\n", ret); 162db10bad9SBiju Das panic(); 163db10bad9SBiju Das } 164db10bad9SBiju Das 165db10bad9SBiju Das ret = fdt_setprop_string(fdt, node, "compatible", 166db10bad9SBiju Das "renesas,lossy-decompression"); 167db10bad9SBiju Das if (ret < 0) { 168db10bad9SBiju Das NOTICE("BL2: Cannot add FCNL compat string %s (ret=%i)\n", 169db10bad9SBiju Das "renesas,lossy-decompression", ret); 170db10bad9SBiju Das panic(); 171db10bad9SBiju Das } 172db10bad9SBiju Das 173db10bad9SBiju Das ret = fdt_appendprop_string(fdt, node, "compatible", 174db10bad9SBiju Das "shared-dma-pool"); 175db10bad9SBiju Das if (ret < 0) { 176db10bad9SBiju Das NOTICE("BL2: Cannot append FCNL compat string %s (ret=%i)\n", 177db10bad9SBiju Das "shared-dma-pool", ret); 178db10bad9SBiju Das panic(); 179db10bad9SBiju Das } 180db10bad9SBiju Das 181db10bad9SBiju Das ret = fdt_setprop_u64(fdt, node, "reg", start_addr); 182db10bad9SBiju Das if (ret < 0) { 183db10bad9SBiju Das NOTICE("BL2: Cannot add FCNL reg prop (ret=%i)\n", ret); 184db10bad9SBiju Das panic(); 185db10bad9SBiju Das } 186db10bad9SBiju Das 187db10bad9SBiju Das ret = fdt_appendprop(fdt, node, "reg", &fcnlsize, sizeof(fcnlsize)); 188db10bad9SBiju Das if (ret < 0) { 189db10bad9SBiju Das NOTICE("BL2: Cannot append FCNL reg size prop (ret=%i)\n", ret); 190db10bad9SBiju Das panic(); 191db10bad9SBiju Das } 192db10bad9SBiju Das 193db10bad9SBiju Das ret = fdt_setprop(fdt, node, "no-map", NULL, 0); 194db10bad9SBiju Das if (ret < 0) { 195db10bad9SBiju Das NOTICE("BL2: Cannot add FCNL no-map prop (ret=%i)\n", ret); 196db10bad9SBiju Das panic(); 197db10bad9SBiju Das } 198db10bad9SBiju Das 199db10bad9SBiju Das ret = fdt_setprop_u32(fdt, node, "renesas,formats", format); 200db10bad9SBiju Das if (ret < 0) { 201db10bad9SBiju Das NOTICE("BL2: Cannot add FCNL formats prop (ret=%i)\n", ret); 202db10bad9SBiju Das panic(); 203db10bad9SBiju Das } 204db10bad9SBiju Das } 205db10bad9SBiju Das 206db10bad9SBiju Das static void bl2_lossy_setting(uint32_t no, uint64_t start_addr, 207db10bad9SBiju Das uint64_t end_addr, uint32_t format, 208db10bad9SBiju Das uint32_t enable, int fcnlnode) 209db10bad9SBiju Das { 210db10bad9SBiju Das bl2_lossy_info_t info; 211db10bad9SBiju Das uint32_t reg; 212db10bad9SBiju Das 213db10bad9SBiju Das bl2_lossy_gen_fdt(no, start_addr, end_addr, format, enable, fcnlnode); 214db10bad9SBiju Das 215db10bad9SBiju Das reg = format | (start_addr >> 20); 216db10bad9SBiju Das mmio_write_32(AXI_DCMPAREACRA0 + 0x8U * no, reg); 217db10bad9SBiju Das mmio_write_32(AXI_DCMPAREACRB0 + 0x8U * no, end_addr >> 20); 218db10bad9SBiju Das mmio_write_32(AXI_DCMPAREACRA0 + 0x8U * no, reg | enable); 219db10bad9SBiju Das 220db10bad9SBiju Das info.magic = 0x12345678U; 221db10bad9SBiju Das info.a0 = mmio_read_32(AXI_DCMPAREACRA0 + 0x8U * no); 222db10bad9SBiju Das info.b0 = mmio_read_32(AXI_DCMPAREACRB0 + 0x8U * no); 223db10bad9SBiju Das 224db10bad9SBiju Das mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no, info.magic); 225db10bad9SBiju Das mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x4U, info.a0); 226db10bad9SBiju Das mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x8U, info.b0); 227db10bad9SBiju Das 228db10bad9SBiju Das NOTICE(" Entry %d: DCMPAREACRAx:0x%x DCMPAREACRBx:0x%x\n", no, 229db10bad9SBiju Das mmio_read_32(AXI_DCMPAREACRA0 + 0x8U * no), 230db10bad9SBiju Das mmio_read_32(AXI_DCMPAREACRB0 + 0x8U * no)); 231db10bad9SBiju Das } 232db10bad9SBiju Das #endif /* RCAR_LOSSY_ENABLE == 1 */ 233db10bad9SBiju Das 234db10bad9SBiju Das void bl2_plat_flush_bl31_params(void) 235db10bad9SBiju Das { 236db10bad9SBiju Das uint32_t product_cut, product, cut; 237db10bad9SBiju Das uint32_t boot_dev, boot_cpu; 238db10bad9SBiju Das uint32_t reg; 239db10bad9SBiju Das 240db10bad9SBiju Das reg = mmio_read_32(RCAR_MODEMR); 241db10bad9SBiju Das boot_dev = reg & MODEMR_BOOT_DEV_MASK; 242db10bad9SBiju Das 243db10bad9SBiju Das if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 || 244db10bad9SBiju Das boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) { 245db10bad9SBiju Das emmc_terminate(); 246db10bad9SBiju Das } 247db10bad9SBiju Das 248db10bad9SBiju Das if ((reg & MODEMR_BOOT_CPU_MASK) != MODEMR_BOOT_CPU_CR7) { 249db10bad9SBiju Das bl2_secure_setting(); 250db10bad9SBiju Das } 251db10bad9SBiju Das 252db10bad9SBiju Das reg = mmio_read_32(RCAR_PRR); 253db10bad9SBiju Das product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK); 254db10bad9SBiju Das product = reg & PRR_PRODUCT_MASK; 255db10bad9SBiju Das cut = reg & PRR_CUT_MASK; 256db10bad9SBiju Das 257db10bad9SBiju Das if (!((product == PRR_PRODUCT_M3 && cut < PRR_PRODUCT_30) || 258db10bad9SBiju Das (product == PRR_PRODUCT_H3 && cut < PRR_PRODUCT_20))) { 259db10bad9SBiju Das /* Disable MFIS write protection */ 260db10bad9SBiju Das mmio_write_32(MFISWPCNTR, MFISWPCNTR_PASSWORD | 1U); 261db10bad9SBiju Das } 262db10bad9SBiju Das 263db10bad9SBiju Das reg = mmio_read_32(RCAR_MODEMR); 264db10bad9SBiju Das boot_cpu = reg & MODEMR_BOOT_CPU_MASK; 265db10bad9SBiju Das if (boot_cpu == MODEMR_BOOT_CPU_CA57 || 266db10bad9SBiju Das boot_cpu == MODEMR_BOOT_CPU_CA53) { 267db10bad9SBiju Das if (product_cut == PRR_PRODUCT_H3_CUT20) { 268db10bad9SBiju Das mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE); 269db10bad9SBiju Das mmio_write_32(IPMMUVI1_IMSCTLR, IMSCTLR_DISCACHE); 270db10bad9SBiju Das mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE); 271db10bad9SBiju Das mmio_write_32(IPMMUPV1_IMSCTLR, IMSCTLR_DISCACHE); 272db10bad9SBiju Das mmio_write_32(IPMMUPV2_IMSCTLR, IMSCTLR_DISCACHE); 273db10bad9SBiju Das mmio_write_32(IPMMUPV3_IMSCTLR, IMSCTLR_DISCACHE); 274db10bad9SBiju Das } else if (product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) || 275db10bad9SBiju Das product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11)) { 276db10bad9SBiju Das mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE); 277db10bad9SBiju Das mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE); 278db10bad9SBiju Das } else if ((product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) || 279db10bad9SBiju Das (product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_11))) { 280db10bad9SBiju Das mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE); 281db10bad9SBiju Das mmio_write_32(IPMMUVP0_IMSCTLR, IMSCTLR_DISCACHE); 282db10bad9SBiju Das mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE); 283db10bad9SBiju Das } 284db10bad9SBiju Das 285db10bad9SBiju Das if (product_cut == (PRR_PRODUCT_H3_CUT20) || 286db10bad9SBiju Das product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) || 287db10bad9SBiju Das product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11) || 288db10bad9SBiju Das product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) { 289db10bad9SBiju Das mmio_write_32(IPMMUHC_IMSCTLR, IMSCTLR_DISCACHE); 290db10bad9SBiju Das mmio_write_32(IPMMURT_IMSCTLR, IMSCTLR_DISCACHE); 291db10bad9SBiju Das mmio_write_32(IPMMUMP_IMSCTLR, IMSCTLR_DISCACHE); 292db10bad9SBiju Das 293db10bad9SBiju Das mmio_write_32(IPMMUDS0_IMSCTLR, IMSCTLR_DISCACHE); 294db10bad9SBiju Das mmio_write_32(IPMMUDS1_IMSCTLR, IMSCTLR_DISCACHE); 295db10bad9SBiju Das } 296db10bad9SBiju Das } 297db10bad9SBiju Das 298db10bad9SBiju Das mmio_write_32(IPMMUMM_IMSCTLR, IPMMUMM_IMSCTLR_ENABLE); 299db10bad9SBiju Das mmio_write_32(IPMMUMM_IMAUXCTLR, IPMMUMM_IMAUXCTLR_NMERGE40_BIT); 300db10bad9SBiju Das 301db10bad9SBiju Das rcar_swdt_release(); 302db10bad9SBiju Das bl2_system_cpg_init(); 303db10bad9SBiju Das 304db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1 305db10bad9SBiju Das /* Disable data cache (clean and invalidate) */ 306db10bad9SBiju Das disable_mmu_el3(); 307db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE == 1 */ 308db10bad9SBiju Das } 309db10bad9SBiju Das 310db10bad9SBiju Das static uint32_t is_ddr_backup_mode(void) 311db10bad9SBiju Das { 312db10bad9SBiju Das #if RCAR_SYSTEM_SUSPEND 313db10bad9SBiju Das static uint32_t reason = RCAR_COLD_BOOT; 314db10bad9SBiju Das static uint32_t once; 315db10bad9SBiju Das 316db10bad9SBiju Das if (once != 0U) { 317db10bad9SBiju Das return reason; 318db10bad9SBiju Das } 319db10bad9SBiju Das 320db10bad9SBiju Das once = 1; 321db10bad9SBiju Das if ((mmio_read_32(GPIO_INDT) & GPIO_BKUP_TRG_SHIFT) == 0U) { 322db10bad9SBiju Das return reason; 323db10bad9SBiju Das } 324db10bad9SBiju Das 325db10bad9SBiju Das reason = RCAR_WARM_BOOT; 326db10bad9SBiju Das return reason; 327db10bad9SBiju Das #else /* RCAR_SYSTEM_SUSPEND */ 328db10bad9SBiju Das return RCAR_COLD_BOOT; 329db10bad9SBiju Das #endif /* RCAR_SYSTEM_SUSPEND */ 330db10bad9SBiju Das } 331db10bad9SBiju Das 332db10bad9SBiju Das int bl2_plat_handle_pre_image_load(unsigned int image_id) 333db10bad9SBiju Das { 334db10bad9SBiju Das u_register_t *boot_kind = (void *)BOOT_KIND_BASE; 335db10bad9SBiju Das bl_mem_params_node_t *bl_mem_params; 336db10bad9SBiju Das 337db10bad9SBiju Das if (image_id != BL31_IMAGE_ID) { 338db10bad9SBiju Das return 0; 339db10bad9SBiju Das } 340db10bad9SBiju Das 341db10bad9SBiju Das bl_mem_params = get_bl_mem_params_node(image_id); 342db10bad9SBiju Das 343db10bad9SBiju Das if (is_ddr_backup_mode() != RCAR_COLD_BOOT) { 344db10bad9SBiju Das *boot_kind = RCAR_WARM_BOOT; 345db10bad9SBiju Das flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind)); 346db10bad9SBiju Das 347db10bad9SBiju Das console_flush(); 348db10bad9SBiju Das bl2_plat_flush_bl31_params(); 349db10bad9SBiju Das 350db10bad9SBiju Das /* will not return */ 351db10bad9SBiju Das bl2_enter_bl31(&bl_mem_params->ep_info); 352db10bad9SBiju Das } 353db10bad9SBiju Das 354db10bad9SBiju Das *boot_kind = RCAR_COLD_BOOT; 355db10bad9SBiju Das flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind)); 356db10bad9SBiju Das 357db10bad9SBiju Das return 0; 358db10bad9SBiju Das } 359db10bad9SBiju Das 360db10bad9SBiju Das static uint64_t rzg_get_dest_addr_from_cert(uint32_t certid, uintptr_t *dest) 361db10bad9SBiju Das { 362db10bad9SBiju Das uint32_t cert, len; 363db10bad9SBiju Das int err; 364db10bad9SBiju Das 365db10bad9SBiju Das err = rcar_get_certificate(certid, &cert); 366db10bad9SBiju Das if (err != 0) { 367db10bad9SBiju Das ERROR("%s : cert file load error", __func__); 368db10bad9SBiju Das return 1U; 369db10bad9SBiju Das } 370db10bad9SBiju Das 371db10bad9SBiju Das rcar_read_certificate((uint64_t)cert, &len, dest); 372db10bad9SBiju Das 373db10bad9SBiju Das return 0U; 374db10bad9SBiju Das } 375db10bad9SBiju Das 376db10bad9SBiju Das int bl2_plat_handle_post_image_load(unsigned int image_id) 377db10bad9SBiju Das { 378db10bad9SBiju Das static bl2_to_bl31_params_mem_t *params; 379db10bad9SBiju Das bl_mem_params_node_t *bl_mem_params; 380db10bad9SBiju Das uintptr_t dest; 381db10bad9SBiju Das uint64_t ret; 382db10bad9SBiju Das 383db10bad9SBiju Das if (params == NULL) { 384db10bad9SBiju Das params = (bl2_to_bl31_params_mem_t *)PARAMS_BASE; 385db10bad9SBiju Das memset((void *)PARAMS_BASE, 0, sizeof(*params)); 386db10bad9SBiju Das } 387db10bad9SBiju Das 388db10bad9SBiju Das bl_mem_params = get_bl_mem_params_node(image_id); 389db10bad9SBiju Das 390db10bad9SBiju Das switch (image_id) { 391db10bad9SBiju Das case BL31_IMAGE_ID: 392db10bad9SBiju Das ret = rzg_get_dest_addr_from_cert(SOC_FW_CONTENT_CERT_ID, 393db10bad9SBiju Das &dest); 394db10bad9SBiju Das if (ret == 0U) { 395db10bad9SBiju Das bl_mem_params->image_info.image_base = dest; 396db10bad9SBiju Das } 397db10bad9SBiju Das break; 398db10bad9SBiju Das case BL32_IMAGE_ID: 399db10bad9SBiju Das ret = rzg_get_dest_addr_from_cert(TRUSTED_OS_FW_CONTENT_CERT_ID, 400db10bad9SBiju Das &dest); 401db10bad9SBiju Das if (ret == 0U) { 402db10bad9SBiju Das bl_mem_params->image_info.image_base = dest; 403db10bad9SBiju Das } 404db10bad9SBiju Das 405db10bad9SBiju Das memcpy(¶ms->bl32_ep_info, &bl_mem_params->ep_info, 406db10bad9SBiju Das sizeof(entry_point_info_t)); 407db10bad9SBiju Das break; 408db10bad9SBiju Das case BL33_IMAGE_ID: 409db10bad9SBiju Das memcpy(¶ms->bl33_ep_info, &bl_mem_params->ep_info, 410db10bad9SBiju Das sizeof(entry_point_info_t)); 411db10bad9SBiju Das break; 412db10bad9SBiju Das default: 413db10bad9SBiju Das break; 414db10bad9SBiju Das } 415db10bad9SBiju Das 416db10bad9SBiju Das return 0; 417db10bad9SBiju Das } 418db10bad9SBiju Das 419db10bad9SBiju Das struct meminfo *bl2_plat_sec_mem_layout(void) 420db10bad9SBiju Das { 421db10bad9SBiju Das return &bl2_tzram_layout; 422db10bad9SBiju Das } 423db10bad9SBiju Das 424db10bad9SBiju Das static void bl2_populate_compatible_string(void *dt) 425db10bad9SBiju Das { 426db10bad9SBiju Das uint32_t board_type; 427db10bad9SBiju Das uint32_t board_rev; 428db10bad9SBiju Das uint32_t reg; 429db10bad9SBiju Das int ret; 430db10bad9SBiju Das 431db10bad9SBiju Das fdt_setprop_u32(dt, 0, "#address-cells", 2); 432db10bad9SBiju Das fdt_setprop_u32(dt, 0, "#size-cells", 2); 433db10bad9SBiju Das 434db10bad9SBiju Das /* Populate compatible string */ 435db10bad9SBiju Das rzg_get_board_type(&board_type, &board_rev); 436db10bad9SBiju Das switch (board_type) { 437db10bad9SBiju Das case BOARD_HIHOPE_RZ_G2M: 438db10bad9SBiju Das ret = fdt_setprop_string(dt, 0, "compatible", 439db10bad9SBiju Das "hoperun,hihope-rzg2m"); 440db10bad9SBiju Das break; 441ec3e2f67SLad Prabhakar case BOARD_HIHOPE_RZ_G2H: 442ec3e2f67SLad Prabhakar ret = fdt_setprop_string(dt, 0, "compatible", 443ec3e2f67SLad Prabhakar "hoperun,hihope-rzg2h"); 444ec3e2f67SLad Prabhakar break; 445a4d86f67SLad Prabhakar case BOARD_HIHOPE_RZ_G2N: 446a4d86f67SLad Prabhakar ret = fdt_setprop_string(dt, 0, "compatible", 447a4d86f67SLad Prabhakar "hoperun,hihope-rzg2n"); 448a4d86f67SLad Prabhakar break; 449*bcf43f04SLad Prabhakar case BOARD_EK874_RZ_G2E: 450*bcf43f04SLad Prabhakar ret = fdt_setprop_string(dt, 0, "compatible", 451*bcf43f04SLad Prabhakar "si-linux,cat874"); 452*bcf43f04SLad Prabhakar break; 453db10bad9SBiju Das default: 454db10bad9SBiju Das NOTICE("BL2: Cannot set compatible string, board unsupported\n"); 455db10bad9SBiju Das panic(); 456db10bad9SBiju Das break; 457db10bad9SBiju Das } 458db10bad9SBiju Das 459db10bad9SBiju Das if (ret < 0) { 460db10bad9SBiju Das NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret); 461db10bad9SBiju Das panic(); 462db10bad9SBiju Das } 463db10bad9SBiju Das 464db10bad9SBiju Das reg = mmio_read_32(RCAR_PRR); 465db10bad9SBiju Das switch (reg & PRR_PRODUCT_MASK) { 466db10bad9SBiju Das case PRR_PRODUCT_M3: 467db10bad9SBiju Das ret = fdt_appendprop_string(dt, 0, "compatible", 468db10bad9SBiju Das "renesas,r8a774a1"); 469db10bad9SBiju Das break; 470ec3e2f67SLad Prabhakar case PRR_PRODUCT_H3: 471ec3e2f67SLad Prabhakar ret = fdt_appendprop_string(dt, 0, "compatible", 472ec3e2f67SLad Prabhakar "renesas,r8a774e1"); 473ec3e2f67SLad Prabhakar break; 474a4d86f67SLad Prabhakar case PRR_PRODUCT_M3N: 475a4d86f67SLad Prabhakar ret = fdt_appendprop_string(dt, 0, "compatible", 476a4d86f67SLad Prabhakar "renesas,r8a774b1"); 477a4d86f67SLad Prabhakar break; 478*bcf43f04SLad Prabhakar case PRR_PRODUCT_E3: 479*bcf43f04SLad Prabhakar ret = fdt_appendprop_string(dt, 0, "compatible", 480*bcf43f04SLad Prabhakar "renesas,r8a774c0"); 481*bcf43f04SLad Prabhakar break; 482db10bad9SBiju Das default: 483db10bad9SBiju Das NOTICE("BL2: Cannot set compatible string, SoC unsupported\n"); 484db10bad9SBiju Das panic(); 485db10bad9SBiju Das break; 486db10bad9SBiju Das } 487db10bad9SBiju Das 488db10bad9SBiju Das if (ret < 0) { 489db10bad9SBiju Das NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret); 490db10bad9SBiju Das panic(); 491db10bad9SBiju Das } 492db10bad9SBiju Das } 493db10bad9SBiju Das 49494a73ef3SBiju Das static int bl2_add_memory_node(uint64_t start, uint64_t size) 495db10bad9SBiju Das { 496db10bad9SBiju Das char nodename[32] = { 0 }; 497db10bad9SBiju Das uint64_t fdtsize; 49894a73ef3SBiju Das int ret, node; 49994a73ef3SBiju Das 50094a73ef3SBiju Das fdtsize = cpu_to_fdt64(size); 50194a73ef3SBiju Das 50294a73ef3SBiju Das snprintf(nodename, sizeof(nodename), "memory@"); 50394a73ef3SBiju Das unsigned_num_print(start, 16, nodename + strlen(nodename)); 50494a73ef3SBiju Das node = ret = fdt_add_subnode(fdt, 0, nodename); 50594a73ef3SBiju Das if (ret < 0) { 50694a73ef3SBiju Das return ret; 50794a73ef3SBiju Das } 50894a73ef3SBiju Das 50994a73ef3SBiju Das ret = fdt_setprop_string(fdt, node, "device_type", "memory"); 51094a73ef3SBiju Das if (ret < 0) { 51194a73ef3SBiju Das return ret; 51294a73ef3SBiju Das } 51394a73ef3SBiju Das 51494a73ef3SBiju Das ret = fdt_setprop_u64(fdt, node, "reg", start); 51594a73ef3SBiju Das if (ret < 0) { 51694a73ef3SBiju Das return ret; 51794a73ef3SBiju Das } 51894a73ef3SBiju Das 51994a73ef3SBiju Das return fdt_appendprop(fdt, node, "reg", &fdtsize, sizeof(fdtsize)); 52094a73ef3SBiju Das } 52194a73ef3SBiju Das 52294a73ef3SBiju Das static void bl2_advertise_dram_entries(uint64_t dram_config[8]) 52394a73ef3SBiju Das { 52494a73ef3SBiju Das uint64_t start, size; 52594a73ef3SBiju Das int ret, chan; 526db10bad9SBiju Das 527db10bad9SBiju Das for (chan = 0; chan < MAX_DRAM_CHANNELS; chan++) { 528db10bad9SBiju Das start = dram_config[2 * chan]; 529db10bad9SBiju Das size = dram_config[2 * chan + 1]; 530db10bad9SBiju Das if (size == 0U) { 531db10bad9SBiju Das continue; 532db10bad9SBiju Das } 533db10bad9SBiju Das 534db10bad9SBiju Das NOTICE("BL2: CH%d: %llx - %llx, %lld %siB\n", 535db10bad9SBiju Das chan, start, start + size - 1U, 536db10bad9SBiju Das (size >> 30) ? : size >> 20, 537db10bad9SBiju Das (size >> 30) ? "G" : "M"); 538db10bad9SBiju Das } 539db10bad9SBiju Das 540db10bad9SBiju Das /* 541db10bad9SBiju Das * We add the DT nodes in reverse order here. The fdt_add_subnode() 542db10bad9SBiju Das * adds the DT node before the first existing DT node, so we have 543db10bad9SBiju Das * to add them in reverse order to get nodes sorted by address in 544db10bad9SBiju Das * the resulting DT. 545db10bad9SBiju Das */ 546db10bad9SBiju Das for (chan = MAX_DRAM_CHANNELS - 1; chan >= 0; chan--) { 547db10bad9SBiju Das start = dram_config[2 * chan]; 548db10bad9SBiju Das size = dram_config[2 * chan + 1]; 549db10bad9SBiju Das if (size == 0U) { 550db10bad9SBiju Das continue; 551db10bad9SBiju Das } 552db10bad9SBiju Das 553db10bad9SBiju Das /* 554db10bad9SBiju Das * Channel 0 is mapped in 32bit space and the first 555db10bad9SBiju Das * 128 MiB are reserved 556db10bad9SBiju Das */ 557db10bad9SBiju Das if (chan == 0) { 55894a73ef3SBiju Das /* 55994a73ef3SBiju Das * Maximum DDR size in Channel 0 for 32 bit space is 2GB, Add DT node 56094a73ef3SBiju Das * for remaining region in 64 bit address space 56194a73ef3SBiju Das */ 56294a73ef3SBiju Das if (size > MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE) { 56394a73ef3SBiju Das start = dram_config[chan] + MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE; 56494a73ef3SBiju Das size -= MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE; 56594a73ef3SBiju Das ret = bl2_add_memory_node(start, size); 56694a73ef3SBiju Das if (ret < 0) { 56794a73ef3SBiju Das goto err; 56894a73ef3SBiju Das } 56994a73ef3SBiju Das } 570db10bad9SBiju Das start = 0x48000000U; 571db10bad9SBiju Das size -= 0x8000000U; 572db10bad9SBiju Das } 573db10bad9SBiju Das 57494a73ef3SBiju Das ret = bl2_add_memory_node(start, size); 575db10bad9SBiju Das if (ret < 0) { 576db10bad9SBiju Das goto err; 577db10bad9SBiju Das } 578db10bad9SBiju Das } 579db10bad9SBiju Das 580db10bad9SBiju Das return; 581db10bad9SBiju Das err: 582db10bad9SBiju Das NOTICE("BL2: Cannot add memory node to FDT (ret=%i)\n", ret); 583db10bad9SBiju Das panic(); 584db10bad9SBiju Das } 585db10bad9SBiju Das 586db10bad9SBiju Das static void bl2_advertise_dram_size(uint32_t product) 587db10bad9SBiju Das { 588db10bad9SBiju Das uint64_t dram_config[8] = { 589db10bad9SBiju Das [0] = 0x400000000ULL, 590db10bad9SBiju Das [2] = 0x500000000ULL, 591db10bad9SBiju Das [4] = 0x600000000ULL, 592db10bad9SBiju Das [6] = 0x700000000ULL, 593db10bad9SBiju Das }; 594db10bad9SBiju Das 595db10bad9SBiju Das switch (product) { 596db10bad9SBiju Das case PRR_PRODUCT_M3: 597db10bad9SBiju Das /* 4GB(2GBx2 2ch split) */ 598db10bad9SBiju Das dram_config[1] = 0x80000000ULL; 599db10bad9SBiju Das dram_config[5] = 0x80000000ULL; 600db10bad9SBiju Das break; 601ec3e2f67SLad Prabhakar case PRR_PRODUCT_H3: 602ec3e2f67SLad Prabhakar #if (RCAR_DRAM_LPDDR4_MEMCONF == 0) 603ec3e2f67SLad Prabhakar /* 4GB(1GBx4) */ 604ec3e2f67SLad Prabhakar dram_config[1] = 0x40000000ULL; 605ec3e2f67SLad Prabhakar dram_config[3] = 0x40000000ULL; 606ec3e2f67SLad Prabhakar dram_config[5] = 0x40000000ULL; 607ec3e2f67SLad Prabhakar dram_config[7] = 0x40000000ULL; 608ec3e2f67SLad Prabhakar #elif (RCAR_DRAM_LPDDR4_MEMCONF == 1) && (RCAR_DRAM_CHANNEL == 5) && \ 609ec3e2f67SLad Prabhakar (RCAR_DRAM_SPLIT == 2) 610ec3e2f67SLad Prabhakar /* 4GB(2GBx2 2ch split) */ 611ec3e2f67SLad Prabhakar dram_config[1] = 0x80000000ULL; 612ec3e2f67SLad Prabhakar dram_config[3] = 0x80000000ULL; 613ec3e2f67SLad Prabhakar #elif (RCAR_DRAM_LPDDR4_MEMCONF == 1) && (RCAR_DRAM_CHANNEL == 15) 614ec3e2f67SLad Prabhakar /* 8GB(2GBx4: default) */ 615ec3e2f67SLad Prabhakar dram_config[1] = 0x80000000ULL; 616ec3e2f67SLad Prabhakar dram_config[3] = 0x80000000ULL; 617ec3e2f67SLad Prabhakar dram_config[5] = 0x80000000ULL; 618ec3e2f67SLad Prabhakar dram_config[7] = 0x80000000ULL; 619ec3e2f67SLad Prabhakar #endif /* RCAR_DRAM_LPDDR4_MEMCONF == 0 */ 620ec3e2f67SLad Prabhakar break; 621a4d86f67SLad Prabhakar case PRR_PRODUCT_M3N: 622a4d86f67SLad Prabhakar /* 4GB(4GBx1) */ 623a4d86f67SLad Prabhakar dram_config[1] = 0x100000000ULL; 624a4d86f67SLad Prabhakar break; 625*bcf43f04SLad Prabhakar case PRR_PRODUCT_E3: 626*bcf43f04SLad Prabhakar #if (RCAR_DRAM_DDR3L_MEMCONF == 0) 627*bcf43f04SLad Prabhakar /* 1GB(512MBx2) */ 628*bcf43f04SLad Prabhakar dram_config[1] = 0x40000000ULL; 629*bcf43f04SLad Prabhakar #elif (RCAR_DRAM_DDR3L_MEMCONF == 1) 630*bcf43f04SLad Prabhakar /* 2GB(512MBx4) */ 631*bcf43f04SLad Prabhakar dram_config[1] = 0x80000000ULL; 632*bcf43f04SLad Prabhakar #elif (RCAR_DRAM_DDR3L_MEMCONF == 2) 633*bcf43f04SLad Prabhakar /* 4GB(1GBx4) */ 634*bcf43f04SLad Prabhakar dram_config[1] = 0x100000000ULL; 635*bcf43f04SLad Prabhakar #endif /* RCAR_DRAM_DDR3L_MEMCONF == 0 */ 636*bcf43f04SLad Prabhakar break; 637db10bad9SBiju Das default: 638db10bad9SBiju Das NOTICE("BL2: Detected invalid DRAM entries\n"); 639db10bad9SBiju Das break; 640db10bad9SBiju Das } 641db10bad9SBiju Das 642db10bad9SBiju Das bl2_advertise_dram_entries(dram_config); 643db10bad9SBiju Das } 644db10bad9SBiju Das 645db10bad9SBiju Das void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2, 646db10bad9SBiju Das u_register_t arg3, u_register_t arg4) 647db10bad9SBiju Das { 648db10bad9SBiju Das uint32_t reg, midr, boot_dev, boot_cpu, type, rev; 649db10bad9SBiju Das uint32_t product, product_cut, major, minor; 650db10bad9SBiju Das int32_t ret; 651db10bad9SBiju Das const char *str; 652db10bad9SBiju Das const char *unknown = "unknown"; 653db10bad9SBiju Das const char *cpu_ca57 = "CA57"; 654db10bad9SBiju Das const char *cpu_ca53 = "CA53"; 655*bcf43f04SLad Prabhakar const char *product_g2e = "G2E"; 656ec3e2f67SLad Prabhakar const char *product_g2h = "G2H"; 657db10bad9SBiju Das const char *product_g2m = "G2M"; 658a4d86f67SLad Prabhakar const char *product_g2n = "G2N"; 659db10bad9SBiju Das const char *boot_hyper80 = "HyperFlash(80MHz)"; 660db10bad9SBiju Das const char *boot_qspi40 = "QSPI Flash(40MHz)"; 661db10bad9SBiju Das const char *boot_qspi80 = "QSPI Flash(80MHz)"; 662db10bad9SBiju Das const char *boot_emmc25x1 = "eMMC(25MHz x1)"; 663db10bad9SBiju Das const char *boot_emmc50x8 = "eMMC(50MHz x8)"; 664*bcf43f04SLad Prabhakar #if (RCAR_LSI == RZ_G2E) 665*bcf43f04SLad Prabhakar uint32_t sscg; 666*bcf43f04SLad Prabhakar const char *sscg_on = "PLL1 SSCG Clock select"; 667*bcf43f04SLad Prabhakar const char *sscg_off = "PLL1 nonSSCG Clock select"; 668*bcf43f04SLad Prabhakar const char *boot_hyper160 = "HyperFlash(150MHz)"; 669*bcf43f04SLad Prabhakar #else 670db10bad9SBiju Das const char *boot_hyper160 = "HyperFlash(160MHz)"; 671*bcf43f04SLad Prabhakar #endif /* RCAR_LSI == RZ_G2E */ 672db10bad9SBiju Das #if RZG_LCS_STATE_DETECTION_ENABLE 673db10bad9SBiju Das uint32_t lcs; 674db10bad9SBiju Das const char *lcs_secure = "SE"; 675db10bad9SBiju Das const char *lcs_cm = "CM"; 676db10bad9SBiju Das const char *lcs_dm = "DM"; 677db10bad9SBiju Das const char *lcs_sd = "SD"; 678db10bad9SBiju Das const char *lcs_fa = "FA"; 679db10bad9SBiju Das #endif /* RZG_LCS_STATE_DETECTION_ENABLE */ 680db10bad9SBiju Das 681db10bad9SBiju Das #if (RCAR_LOSSY_ENABLE == 1) 682db10bad9SBiju Das int fcnlnode; 683db10bad9SBiju Das #endif /* (RCAR_LOSSY_ENABLE == 1) */ 684db10bad9SBiju Das 685db10bad9SBiju Das bl2_init_generic_timer(); 686db10bad9SBiju Das 687db10bad9SBiju Das reg = mmio_read_32(RCAR_MODEMR); 688db10bad9SBiju Das boot_dev = reg & MODEMR_BOOT_DEV_MASK; 689db10bad9SBiju Das boot_cpu = reg & MODEMR_BOOT_CPU_MASK; 690db10bad9SBiju Das 691db10bad9SBiju Das bl2_cpg_init(); 692db10bad9SBiju Das 693db10bad9SBiju Das if (boot_cpu == MODEMR_BOOT_CPU_CA57 || 694db10bad9SBiju Das boot_cpu == MODEMR_BOOT_CPU_CA53) { 695db10bad9SBiju Das rzg_pfc_init(); 696db10bad9SBiju Das rcar_console_boot_init(); 697db10bad9SBiju Das } 698db10bad9SBiju Das 699db10bad9SBiju Das plat_rcar_gic_driver_init(); 700db10bad9SBiju Das plat_rcar_gic_init(); 701db10bad9SBiju Das rcar_swdt_init(); 702db10bad9SBiju Das 703db10bad9SBiju Das /* FIQ interrupts are taken to EL3 */ 704db10bad9SBiju Das write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); 705db10bad9SBiju Das 706db10bad9SBiju Das write_daifclr(DAIF_FIQ_BIT); 707db10bad9SBiju Das 708db10bad9SBiju Das reg = read_midr(); 709db10bad9SBiju Das midr = reg & (MIDR_PN_MASK << MIDR_PN_SHIFT); 710db10bad9SBiju Das switch (midr) { 711db10bad9SBiju Das case MIDR_CA57: 712db10bad9SBiju Das str = cpu_ca57; 713db10bad9SBiju Das break; 714db10bad9SBiju Das case MIDR_CA53: 715db10bad9SBiju Das str = cpu_ca53; 716db10bad9SBiju Das break; 717db10bad9SBiju Das default: 718db10bad9SBiju Das str = unknown; 719db10bad9SBiju Das break; 720db10bad9SBiju Das } 721db10bad9SBiju Das 722db10bad9SBiju Das NOTICE("BL2: RZ/G2 Initial Program Loader(%s) Rev.%s\n", str, 723db10bad9SBiju Das version_of_renesas); 724db10bad9SBiju Das 725db10bad9SBiju Das reg = mmio_read_32(RCAR_PRR); 726db10bad9SBiju Das product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK); 727db10bad9SBiju Das product = reg & PRR_PRODUCT_MASK; 728db10bad9SBiju Das 729db10bad9SBiju Das switch (product) { 730db10bad9SBiju Das case PRR_PRODUCT_M3: 731db10bad9SBiju Das str = product_g2m; 732db10bad9SBiju Das break; 733ec3e2f67SLad Prabhakar case PRR_PRODUCT_H3: 734ec3e2f67SLad Prabhakar str = product_g2h; 735ec3e2f67SLad Prabhakar break; 736a4d86f67SLad Prabhakar case PRR_PRODUCT_M3N: 737a4d86f67SLad Prabhakar str = product_g2n; 738a4d86f67SLad Prabhakar break; 739*bcf43f04SLad Prabhakar case PRR_PRODUCT_E3: 740*bcf43f04SLad Prabhakar str = product_g2e; 741*bcf43f04SLad Prabhakar break; 742db10bad9SBiju Das default: 743db10bad9SBiju Das str = unknown; 744db10bad9SBiju Das break; 745db10bad9SBiju Das } 746db10bad9SBiju Das 747db10bad9SBiju Das if ((product == PRR_PRODUCT_M3) && 748db10bad9SBiju Das ((reg & RCAR_MAJOR_MASK) == PRR_PRODUCT_20)) { 749db10bad9SBiju Das if ((reg & PRR_CUT_MASK) == RCAR_M3_CUT_VER11) { 750db10bad9SBiju Das /* M3 Ver.1.1 or Ver.1.2 */ 751db10bad9SBiju Das NOTICE("BL2: PRR is RZ/%s Ver.1.1 / Ver.1.2\n", str); 752db10bad9SBiju Das } else { 753db10bad9SBiju Das NOTICE("BL2: PRR is RZ/%s Ver.1.%d\n", str, 754db10bad9SBiju Das (reg & RCAR_MINOR_MASK) + RCAR_M3_MINOR_OFFSET); 755db10bad9SBiju Das } 756db10bad9SBiju Das } else { 757db10bad9SBiju Das major = (reg & RCAR_MAJOR_MASK) >> RCAR_MAJOR_SHIFT; 758db10bad9SBiju Das major = major + RCAR_MAJOR_OFFSET; 759db10bad9SBiju Das minor = reg & RCAR_MINOR_MASK; 760db10bad9SBiju Das NOTICE("BL2: PRR is RZ/%s Ver.%d.%d\n", str, major, minor); 761db10bad9SBiju Das } 762db10bad9SBiju Das 763*bcf43f04SLad Prabhakar #if (RCAR_LSI == RZ_G2E) 764*bcf43f04SLad Prabhakar if (product == PRR_PRODUCT_E3) { 765*bcf43f04SLad Prabhakar reg = mmio_read_32(RCAR_MODEMR); 766*bcf43f04SLad Prabhakar sscg = reg & RCAR_SSCG_MASK; 767*bcf43f04SLad Prabhakar str = sscg == RCAR_SSCG_ENABLE ? sscg_on : sscg_off; 768*bcf43f04SLad Prabhakar NOTICE("BL2: %s\n", str); 769*bcf43f04SLad Prabhakar } 770*bcf43f04SLad Prabhakar #endif /* RCAR_LSI == RZ_G2E */ 771*bcf43f04SLad Prabhakar 772db10bad9SBiju Das rzg_get_board_type(&type, &rev); 773db10bad9SBiju Das 774db10bad9SBiju Das switch (type) { 775db10bad9SBiju Das case BOARD_HIHOPE_RZ_G2M: 776ec3e2f67SLad Prabhakar case BOARD_HIHOPE_RZ_G2H: 777a4d86f67SLad Prabhakar case BOARD_HIHOPE_RZ_G2N: 778*bcf43f04SLad Prabhakar case BOARD_EK874_RZ_G2E: 779db10bad9SBiju Das break; 780db10bad9SBiju Das default: 781db10bad9SBiju Das type = BOARD_UNKNOWN; 782db10bad9SBiju Das break; 783db10bad9SBiju Das } 784db10bad9SBiju Das 785db10bad9SBiju Das if (type == BOARD_UNKNOWN || rev == BOARD_REV_UNKNOWN) { 786db10bad9SBiju Das NOTICE("BL2: Board is %s Rev.---\n", GET_BOARD_NAME(type)); 787db10bad9SBiju Das } else { 788db10bad9SBiju Das NOTICE("BL2: Board is %s Rev.%d.%d\n", 789db10bad9SBiju Das GET_BOARD_NAME(type), 790db10bad9SBiju Das GET_BOARD_MAJOR(rev), GET_BOARD_MINOR(rev)); 791db10bad9SBiju Das } 792db10bad9SBiju Das 793db10bad9SBiju Das #if RCAR_LSI != RCAR_AUTO 794db10bad9SBiju Das if (product != TARGET_PRODUCT) { 795db10bad9SBiju Das ERROR("BL2: IPL was been built for the %s.\n", TARGET_NAME); 796db10bad9SBiju Das ERROR("BL2: Please write the correct IPL to flash memory.\n"); 797db10bad9SBiju Das panic(); 798db10bad9SBiju Das } 799db10bad9SBiju Das #endif /* RCAR_LSI != RCAR_AUTO */ 800db10bad9SBiju Das rcar_avs_init(); 801db10bad9SBiju Das rcar_avs_setting(); 802db10bad9SBiju Das 803db10bad9SBiju Das switch (boot_dev) { 804db10bad9SBiju Das case MODEMR_BOOT_DEV_HYPERFLASH160: 805db10bad9SBiju Das str = boot_hyper160; 806db10bad9SBiju Das break; 807db10bad9SBiju Das case MODEMR_BOOT_DEV_HYPERFLASH80: 808db10bad9SBiju Das str = boot_hyper80; 809db10bad9SBiju Das break; 810db10bad9SBiju Das case MODEMR_BOOT_DEV_QSPI_FLASH40: 811db10bad9SBiju Das str = boot_qspi40; 812db10bad9SBiju Das break; 813db10bad9SBiju Das case MODEMR_BOOT_DEV_QSPI_FLASH80: 814db10bad9SBiju Das str = boot_qspi80; 815db10bad9SBiju Das break; 816db10bad9SBiju Das case MODEMR_BOOT_DEV_EMMC_25X1: 817db10bad9SBiju Das str = boot_emmc25x1; 818db10bad9SBiju Das break; 819db10bad9SBiju Das case MODEMR_BOOT_DEV_EMMC_50X8: 820db10bad9SBiju Das str = boot_emmc50x8; 821db10bad9SBiju Das break; 822db10bad9SBiju Das default: 823db10bad9SBiju Das str = unknown; 824db10bad9SBiju Das break; 825db10bad9SBiju Das } 826db10bad9SBiju Das NOTICE("BL2: Boot device is %s\n", str); 827db10bad9SBiju Das 828db10bad9SBiju Das rcar_avs_setting(); 829db10bad9SBiju Das 830db10bad9SBiju Das #if RZG_LCS_STATE_DETECTION_ENABLE 831db10bad9SBiju Das reg = rcar_rom_get_lcs(&lcs); 832db10bad9SBiju Das if (reg != 0U) { 833db10bad9SBiju Das str = unknown; 834db10bad9SBiju Das goto lcm_state; 835db10bad9SBiju Das } 836db10bad9SBiju Das 837db10bad9SBiju Das switch (lcs) { 838db10bad9SBiju Das case LCS_CM: 839db10bad9SBiju Das str = lcs_cm; 840db10bad9SBiju Das break; 841db10bad9SBiju Das case LCS_DM: 842db10bad9SBiju Das str = lcs_dm; 843db10bad9SBiju Das break; 844db10bad9SBiju Das case LCS_SD: 845db10bad9SBiju Das str = lcs_sd; 846db10bad9SBiju Das break; 847db10bad9SBiju Das case LCS_SE: 848db10bad9SBiju Das str = lcs_secure; 849db10bad9SBiju Das break; 850db10bad9SBiju Das case LCS_FA: 851db10bad9SBiju Das str = lcs_fa; 852db10bad9SBiju Das break; 853db10bad9SBiju Das default: 854db10bad9SBiju Das str = unknown; 855db10bad9SBiju Das break; 856db10bad9SBiju Das } 857db10bad9SBiju Das 858db10bad9SBiju Das lcm_state: 859db10bad9SBiju Das NOTICE("BL2: LCM state is %s\n", str); 860db10bad9SBiju Das #endif /* RZG_LCS_STATE_DETECTION_ENABLE */ 861db10bad9SBiju Das 862db10bad9SBiju Das rcar_avs_end(); 863db10bad9SBiju Das is_ddr_backup_mode(); 864db10bad9SBiju Das 865db10bad9SBiju Das bl2_tzram_layout.total_base = BL31_BASE; 866db10bad9SBiju Das bl2_tzram_layout.total_size = BL31_LIMIT - BL31_BASE; 867db10bad9SBiju Das 868db10bad9SBiju Das if (boot_cpu == MODEMR_BOOT_CPU_CA57 || 869db10bad9SBiju Das boot_cpu == MODEMR_BOOT_CPU_CA53) { 870778db0e9SLad Prabhakar ret = rcar_dram_init(); 871db10bad9SBiju Das if (ret != 0) { 872db10bad9SBiju Das NOTICE("BL2: Failed to DRAM initialize (%d).\n", ret); 873db10bad9SBiju Das panic(); 874db10bad9SBiju Das } 875db10bad9SBiju Das rzg_qos_init(); 876db10bad9SBiju Das } 877db10bad9SBiju Das 878db10bad9SBiju Das /* Set up FDT */ 879db10bad9SBiju Das ret = fdt_create_empty_tree(fdt, sizeof(fdt_blob)); 880db10bad9SBiju Das if (ret != 0) { 881db10bad9SBiju Das NOTICE("BL2: Cannot allocate FDT for U-Boot (ret=%i)\n", ret); 882db10bad9SBiju Das panic(); 883db10bad9SBiju Das } 884db10bad9SBiju Das 885db10bad9SBiju Das /* Add platform compatible string */ 886db10bad9SBiju Das bl2_populate_compatible_string(fdt); 887db10bad9SBiju Das 888db10bad9SBiju Das /* Print DRAM layout */ 889db10bad9SBiju Das bl2_advertise_dram_size(product); 890db10bad9SBiju Das 891db10bad9SBiju Das if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 || 892db10bad9SBiju Das boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) { 893db10bad9SBiju Das if (rcar_emmc_init() != EMMC_SUCCESS) { 894db10bad9SBiju Das NOTICE("BL2: Failed to eMMC driver initialize.\n"); 895db10bad9SBiju Das panic(); 896db10bad9SBiju Das } 897db10bad9SBiju Das rcar_emmc_memcard_power(EMMC_POWER_ON); 898db10bad9SBiju Das if (rcar_emmc_mount() != EMMC_SUCCESS) { 899db10bad9SBiju Das NOTICE("BL2: Failed to eMMC mount operation.\n"); 900db10bad9SBiju Das panic(); 901db10bad9SBiju Das } 902db10bad9SBiju Das } else { 903db10bad9SBiju Das rcar_rpc_init(); 904db10bad9SBiju Das rcar_dma_init(); 905db10bad9SBiju Das } 906db10bad9SBiju Das 907db10bad9SBiju Das reg = mmio_read_32(RST_WDTRSTCR); 908db10bad9SBiju Das reg &= ~WDTRSTCR_RWDT_RSTMSK; 909db10bad9SBiju Das reg |= WDTRSTCR_PASSWORD; 910db10bad9SBiju Das mmio_write_32(RST_WDTRSTCR, reg); 911db10bad9SBiju Das 912db10bad9SBiju Das mmio_write_32(CPG_CPGWPR, CPGWPR_PASSWORD); 913db10bad9SBiju Das mmio_write_32(CPG_CPGWPCR, CPGWPCR_PASSWORD); 914db10bad9SBiju Das 915db10bad9SBiju Das reg = mmio_read_32(RCAR_PRR); 916db10bad9SBiju Das if ((reg & RCAR_CPU_MASK_CA57) == RCAR_CPU_HAVE_CA57) { 917db10bad9SBiju Das mmio_write_32(CPG_CA57DBGRCR, 918db10bad9SBiju Das DBGCPUPREN | mmio_read_32(CPG_CA57DBGRCR)); 919db10bad9SBiju Das } 920db10bad9SBiju Das 921db10bad9SBiju Das if ((reg & RCAR_CPU_MASK_CA53) == RCAR_CPU_HAVE_CA53) { 922db10bad9SBiju Das mmio_write_32(CPG_CA53DBGRCR, 923db10bad9SBiju Das DBGCPUPREN | mmio_read_32(CPG_CA53DBGRCR)); 924db10bad9SBiju Das } 925db10bad9SBiju Das 926db10bad9SBiju Das if (product_cut == PRR_PRODUCT_H3_CUT10) { 927db10bad9SBiju Das reg = mmio_read_32(CPG_PLL2CR); 928db10bad9SBiju Das reg &= ~((uint32_t)1 << 5); 929db10bad9SBiju Das mmio_write_32(CPG_PLL2CR, reg); 930db10bad9SBiju Das 931db10bad9SBiju Das reg = mmio_read_32(CPG_PLL4CR); 932db10bad9SBiju Das reg &= ~((uint32_t)1 << 5); 933db10bad9SBiju Das mmio_write_32(CPG_PLL4CR, reg); 934db10bad9SBiju Das 935db10bad9SBiju Das reg = mmio_read_32(CPG_PLL0CR); 936db10bad9SBiju Das reg &= ~((uint32_t)1 << 12); 937db10bad9SBiju Das mmio_write_32(CPG_PLL0CR, reg); 938db10bad9SBiju Das } 939db10bad9SBiju Das #if (RCAR_LOSSY_ENABLE == 1) 940db10bad9SBiju Das NOTICE("BL2: Lossy Decomp areas\n"); 941db10bad9SBiju Das 942db10bad9SBiju Das fcnlnode = fdt_add_subnode(fdt, 0, "reserved-memory"); 943db10bad9SBiju Das if (fcnlnode < 0) { 944db10bad9SBiju Das NOTICE("BL2: Cannot create reserved mem node (ret=%i)\n", 945db10bad9SBiju Das fcnlnode); 946db10bad9SBiju Das panic(); 947db10bad9SBiju Das } 948db10bad9SBiju Das 949db10bad9SBiju Das bl2_lossy_setting(0, LOSSY_ST_ADDR0, LOSSY_END_ADDR0, 950db10bad9SBiju Das LOSSY_FMT0, LOSSY_ENA_DIS0, fcnlnode); 951db10bad9SBiju Das bl2_lossy_setting(1, LOSSY_ST_ADDR1, LOSSY_END_ADDR1, 952db10bad9SBiju Das LOSSY_FMT1, LOSSY_ENA_DIS1, fcnlnode); 953db10bad9SBiju Das bl2_lossy_setting(2, LOSSY_ST_ADDR2, LOSSY_END_ADDR2, 954db10bad9SBiju Das LOSSY_FMT2, LOSSY_ENA_DIS2, fcnlnode); 955db10bad9SBiju Das #endif /* RCAR_LOSSY_ENABLE */ 956db10bad9SBiju Das 957db10bad9SBiju Das fdt_pack(fdt); 958db10bad9SBiju Das NOTICE("BL2: FDT at %p\n", fdt); 959db10bad9SBiju Das 960db10bad9SBiju Das if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 || 961db10bad9SBiju Das boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) { 962db10bad9SBiju Das rcar_io_emmc_setup(); 963db10bad9SBiju Das } else { 964db10bad9SBiju Das rcar_io_setup(); 965db10bad9SBiju Das } 966db10bad9SBiju Das } 967db10bad9SBiju Das 968db10bad9SBiju Das void bl2_el3_plat_arch_setup(void) 969db10bad9SBiju Das { 970db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1 971db10bad9SBiju Das NOTICE("BL2: D-Cache enable\n"); 972db10bad9SBiju Das rcar_configure_mmu_el3(BL2_BASE, 973db10bad9SBiju Das BL2_END - BL2_BASE, 974db10bad9SBiju Das BL2_RO_BASE, BL2_RO_LIMIT 975db10bad9SBiju Das #if USE_COHERENT_MEM 976db10bad9SBiju Das , BL2_COHERENT_RAM_BASE, BL2_COHERENT_RAM_LIMIT 977db10bad9SBiju Das #endif /* USE_COHERENT_MEM */ 978db10bad9SBiju Das ); 979db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE == 1 */ 980db10bad9SBiju Das } 981db10bad9SBiju Das 982db10bad9SBiju Das void bl2_platform_setup(void) 983db10bad9SBiju Das { 984db10bad9SBiju Das /* 985db10bad9SBiju Das * Place holder for performing any platform initialization specific 986db10bad9SBiju Das * to BL2. 987db10bad9SBiju Das */ 988db10bad9SBiju Das } 989db10bad9SBiju Das 990db10bad9SBiju Das static void bl2_init_generic_timer(void) 991db10bad9SBiju Das { 992*bcf43f04SLad Prabhakar #if RCAR_LSI == RZ_G2E 993*bcf43f04SLad Prabhakar uint32_t reg_cntfid = EXTAL_EBISU; 994*bcf43f04SLad Prabhakar #else 995db10bad9SBiju Das uint32_t reg_cntfid; 996db10bad9SBiju Das uint32_t modemr; 997db10bad9SBiju Das uint32_t modemr_pll; 998db10bad9SBiju Das uint32_t pll_table[] = { 999db10bad9SBiju Das EXTAL_MD14_MD13_TYPE_0, /* MD14/MD13 : 0b00 */ 1000db10bad9SBiju Das EXTAL_MD14_MD13_TYPE_1, /* MD14/MD13 : 0b01 */ 1001db10bad9SBiju Das EXTAL_MD14_MD13_TYPE_2, /* MD14/MD13 : 0b10 */ 1002db10bad9SBiju Das EXTAL_MD14_MD13_TYPE_3 /* MD14/MD13 : 0b11 */ 1003db10bad9SBiju Das }; 1004db10bad9SBiju Das 1005db10bad9SBiju Das modemr = mmio_read_32(RCAR_MODEMR); 1006db10bad9SBiju Das modemr_pll = (modemr & MODEMR_BOOT_PLL_MASK); 1007db10bad9SBiju Das 1008db10bad9SBiju Das /* Set frequency data in CNTFID0 */ 1009db10bad9SBiju Das reg_cntfid = pll_table[modemr_pll >> MODEMR_BOOT_PLL_SHIFT]; 1010*bcf43f04SLad Prabhakar #endif /* RCAR_LSI == RZ_G2E */ 1011db10bad9SBiju Das 1012db10bad9SBiju Das /* Update memory mapped and register based frequency */ 1013db10bad9SBiju Das write_cntfrq_el0((u_register_t)reg_cntfid); 1014db10bad9SBiju Das mmio_write_32(ARM_SYS_CNTCTL_BASE + (uintptr_t)CNTFID_OFF, reg_cntfid); 1015db10bad9SBiju Das /* Enable counter */ 1016db10bad9SBiju Das mmio_setbits_32(RCAR_CNTC_BASE + (uintptr_t)CNTCR_OFF, 1017db10bad9SBiju Das (uint32_t)CNTCR_EN); 1018db10bad9SBiju Das } 1019