xref: /rk3399_ARM-atf/plat/renesas/rzg/bl2_plat_setup.c (revision a4d86f6767083b5236ebf1d2cb60fe3d1713f7ba)
1db10bad9SBiju Das /*
2778db0e9SLad Prabhakar  * Copyright (c) 2020-2021, Renesas Electronics Corporation. All rights reserved.
3db10bad9SBiju Das  *
4db10bad9SBiju Das  * SPDX-License-Identifier: BSD-3-Clause
5db10bad9SBiju Das  */
6db10bad9SBiju Das 
7db10bad9SBiju Das #include <string.h>
8db10bad9SBiju Das 
9db10bad9SBiju Das #include <arch_helpers.h>
10db10bad9SBiju Das #include <bl1/bl1.h>
11db10bad9SBiju Das #include <common/bl_common.h>
12db10bad9SBiju Das #include <common/debug.h>
13db10bad9SBiju Das #include <common/desc_image_load.h>
14db10bad9SBiju Das #include <drivers/console.h>
15db10bad9SBiju Das #include <drivers/io/io_driver.h>
16db10bad9SBiju Das #include <drivers/io/io_storage.h>
17db10bad9SBiju Das #include <libfdt.h>
18db10bad9SBiju Das #include <lib/mmio.h>
19db10bad9SBiju Das #include <lib/xlat_tables/xlat_tables_defs.h>
20db10bad9SBiju Das #include <platform_def.h>
21db10bad9SBiju Das #include <plat/common/platform.h>
22db10bad9SBiju Das 
23db10bad9SBiju Das #include "avs_driver.h"
24db10bad9SBiju Das #include "board.h"
25db10bad9SBiju Das #include "boot_init_dram.h"
26db10bad9SBiju Das #include "cpg_registers.h"
27db10bad9SBiju Das #include "emmc_def.h"
28db10bad9SBiju Das #include "emmc_hal.h"
29db10bad9SBiju Das #include "emmc_std.h"
30db10bad9SBiju Das #include "io_common.h"
31db10bad9SBiju Das #include "io_rcar.h"
32db10bad9SBiju Das #include "qos_init.h"
33db10bad9SBiju Das #include "rcar_def.h"
34db10bad9SBiju Das #include "rcar_private.h"
35db10bad9SBiju Das #include "rcar_version.h"
36db10bad9SBiju Das #include "rom_api.h"
37db10bad9SBiju Das 
38db10bad9SBiju Das #define MAX_DRAM_CHANNELS 4
3994a73ef3SBiju Das /*
4094a73ef3SBiju Das  * DDR ch0 has a shadow area mapped in 32bit address space.
4194a73ef3SBiju Das  * Physical address 0x4_0000_0000 - 0x4_7fff_ffff in 64bit space
4294a73ef3SBiju Das  * is mapped to 0x4000_0000 - 0xbfff_ffff in 32bit space.
4394a73ef3SBiju Das  */
4494a73ef3SBiju Das #define MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE 0x80000000ULL
45db10bad9SBiju Das 
46db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1
47db10bad9SBiju Das /*
48db10bad9SBiju Das  * Following symbols are only used during plat_arch_setup() only
49db10bad9SBiju Das  * when RCAR_BL2_DCACHE is enabled.
50db10bad9SBiju Das  */
51db10bad9SBiju Das static const uint64_t BL2_RO_BASE		= BL_CODE_BASE;
52db10bad9SBiju Das static const uint64_t BL2_RO_LIMIT		= BL_CODE_END;
53db10bad9SBiju Das 
54db10bad9SBiju Das #if USE_COHERENT_MEM
55db10bad9SBiju Das static const uint64_t BL2_COHERENT_RAM_BASE	= BL_COHERENT_RAM_BASE;
56db10bad9SBiju Das static const uint64_t BL2_COHERENT_RAM_LIMIT	= BL_COHERENT_RAM_END;
57db10bad9SBiju Das #endif /* USE_COHERENT_MEM */
58db10bad9SBiju Das 
59db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE */
60db10bad9SBiju Das 
61db10bad9SBiju Das extern void plat_rcar_gic_driver_init(void);
62db10bad9SBiju Das extern void plat_rcar_gic_init(void);
63db10bad9SBiju Das extern void bl2_enter_bl31(const struct entry_point_info *bl_ep_info);
64db10bad9SBiju Das extern void bl2_system_cpg_init(void);
65db10bad9SBiju Das extern void bl2_secure_setting(void);
66db10bad9SBiju Das extern void bl2_cpg_init(void);
67db10bad9SBiju Das extern void rcar_io_emmc_setup(void);
68db10bad9SBiju Das extern void rcar_io_setup(void);
69db10bad9SBiju Das extern void rcar_swdt_release(void);
70db10bad9SBiju Das extern void rcar_swdt_init(void);
71db10bad9SBiju Das extern void rcar_rpc_init(void);
72db10bad9SBiju Das extern void rcar_dma_init(void);
73db10bad9SBiju Das extern void rzg_pfc_init(void);
74db10bad9SBiju Das 
75db10bad9SBiju Das static void bl2_init_generic_timer(void);
76db10bad9SBiju Das 
77db10bad9SBiju Das /* RZ/G2 product check */
78db10bad9SBiju Das #if RCAR_LSI == RZ_G2M
79db10bad9SBiju Das #define TARGET_PRODUCT			PRR_PRODUCT_M3
80db10bad9SBiju Das #define TARGET_NAME			"RZ/G2M"
81ec3e2f67SLad Prabhakar #elif RCAR_LSI == RZ_G2H
82ec3e2f67SLad Prabhakar #define TARGET_PRODUCT			PRR_PRODUCT_H3
83ec3e2f67SLad Prabhakar #define TARGET_NAME			"RZ/G2H"
84*a4d86f67SLad Prabhakar #elif RCAR_LSI == RZ_G2N
85*a4d86f67SLad Prabhakar #define TARGET_PRODUCT			PRR_PRODUCT_M3N
86*a4d86f67SLad Prabhakar #define TARGET_NAME			"RZ/G2N"
87db10bad9SBiju Das #elif RCAR_LSI == RCAR_AUTO
88db10bad9SBiju Das #define TARGET_NAME			"RZ/G2M"
89db10bad9SBiju Das #endif /* RCAR_LSI == RZ_G2M */
90db10bad9SBiju Das 
91db10bad9SBiju Das #define GPIO_INDT			(GPIO_INDT1)
92db10bad9SBiju Das #define GPIO_BKUP_TRG_SHIFT		(1U << 8U)
93db10bad9SBiju Das 
94db10bad9SBiju Das CASSERT((PARAMS_BASE + sizeof(bl2_to_bl31_params_mem_t) + 0x100)
95db10bad9SBiju Das 	 < (RCAR_SHARED_MEM_BASE + RCAR_SHARED_MEM_SIZE),
96db10bad9SBiju Das 	assert_bl31_params_do_not_fit_in_shared_memory);
97db10bad9SBiju Das 
98db10bad9SBiju Das static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
99db10bad9SBiju Das 
100db10bad9SBiju Das /* FDT with DRAM configuration */
101db10bad9SBiju Das uint64_t fdt_blob[PAGE_SIZE_4KB / sizeof(uint64_t)];
102db10bad9SBiju Das static void *fdt = (void *)fdt_blob;
103db10bad9SBiju Das 
104db10bad9SBiju Das static void unsigned_num_print(uint64_t unum, unsigned int radix, char *string)
105db10bad9SBiju Das {
106db10bad9SBiju Das 	/* Just need enough space to store 64 bit decimal integer */
107db10bad9SBiju Das 	char num_buf[20];
108db10bad9SBiju Das 	int i = 0;
109db10bad9SBiju Das 	unsigned int rem;
110db10bad9SBiju Das 
111db10bad9SBiju Das 	do {
112db10bad9SBiju Das 		rem = unum % radix;
113db10bad9SBiju Das 		if (rem < 0xaU) {
114db10bad9SBiju Das 			num_buf[i] = '0' + rem;
115db10bad9SBiju Das 		} else {
116db10bad9SBiju Das 			num_buf[i] = 'a' + (rem - 0xaU);
117db10bad9SBiju Das 		}
118db10bad9SBiju Das 		i++;
119db10bad9SBiju Das 		unum /= radix;
120db10bad9SBiju Das 	} while (unum > 0U);
121db10bad9SBiju Das 
122db10bad9SBiju Das 	while (--i >= 0) {
123db10bad9SBiju Das 		*string++ = num_buf[i];
124db10bad9SBiju Das 	}
125db10bad9SBiju Das 	*string = 0;
126db10bad9SBiju Das }
127db10bad9SBiju Das 
128db10bad9SBiju Das #if RCAR_LOSSY_ENABLE == 1
129db10bad9SBiju Das typedef struct bl2_lossy_info {
130db10bad9SBiju Das 	uint32_t magic;
131db10bad9SBiju Das 	uint32_t a0;
132db10bad9SBiju Das 	uint32_t b0;
133db10bad9SBiju Das } bl2_lossy_info_t;
134db10bad9SBiju Das 
135db10bad9SBiju Das static void bl2_lossy_gen_fdt(uint32_t no, uint64_t start_addr,
136db10bad9SBiju Das 			      uint64_t end_addr, uint32_t format,
137db10bad9SBiju Das 			      uint32_t enable, int fcnlnode)
138db10bad9SBiju Das {
139db10bad9SBiju Das 	const uint64_t fcnlsize = cpu_to_fdt64(end_addr - start_addr);
140db10bad9SBiju Das 	char nodename[40] = { 0 };
141db10bad9SBiju Das 	int ret, node;
142db10bad9SBiju Das 
143db10bad9SBiju Das 	/* Ignore undefined addresses */
144db10bad9SBiju Das 	if (start_addr == 0UL && end_addr == 0UL) {
145db10bad9SBiju Das 		return;
146db10bad9SBiju Das 	}
147db10bad9SBiju Das 
148db10bad9SBiju Das 	snprintf(nodename, sizeof(nodename), "lossy-decompression@");
149db10bad9SBiju Das 	unsigned_num_print(start_addr, 16, nodename + strlen(nodename));
150db10bad9SBiju Das 
151db10bad9SBiju Das 	node = ret = fdt_add_subnode(fdt, fcnlnode, nodename);
152db10bad9SBiju Das 	if (ret < 0) {
153db10bad9SBiju Das 		NOTICE("BL2: Cannot create FCNL node (ret=%i)\n", ret);
154db10bad9SBiju Das 		panic();
155db10bad9SBiju Das 	}
156db10bad9SBiju Das 
157db10bad9SBiju Das 	ret = fdt_setprop_string(fdt, node, "compatible",
158db10bad9SBiju Das 				 "renesas,lossy-decompression");
159db10bad9SBiju Das 	if (ret < 0) {
160db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL compat string %s (ret=%i)\n",
161db10bad9SBiju Das 		       "renesas,lossy-decompression", ret);
162db10bad9SBiju Das 		panic();
163db10bad9SBiju Das 	}
164db10bad9SBiju Das 
165db10bad9SBiju Das 	ret = fdt_appendprop_string(fdt, node, "compatible",
166db10bad9SBiju Das 				    "shared-dma-pool");
167db10bad9SBiju Das 	if (ret < 0) {
168db10bad9SBiju Das 		NOTICE("BL2: Cannot append FCNL compat string %s (ret=%i)\n",
169db10bad9SBiju Das 		       "shared-dma-pool", ret);
170db10bad9SBiju Das 		panic();
171db10bad9SBiju Das 	}
172db10bad9SBiju Das 
173db10bad9SBiju Das 	ret = fdt_setprop_u64(fdt, node, "reg", start_addr);
174db10bad9SBiju Das 	if (ret < 0) {
175db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL reg prop (ret=%i)\n", ret);
176db10bad9SBiju Das 		panic();
177db10bad9SBiju Das 	}
178db10bad9SBiju Das 
179db10bad9SBiju Das 	ret = fdt_appendprop(fdt, node, "reg", &fcnlsize, sizeof(fcnlsize));
180db10bad9SBiju Das 	if (ret < 0) {
181db10bad9SBiju Das 		NOTICE("BL2: Cannot append FCNL reg size prop (ret=%i)\n", ret);
182db10bad9SBiju Das 		panic();
183db10bad9SBiju Das 	}
184db10bad9SBiju Das 
185db10bad9SBiju Das 	ret = fdt_setprop(fdt, node, "no-map", NULL, 0);
186db10bad9SBiju Das 	if (ret < 0) {
187db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL no-map prop (ret=%i)\n", ret);
188db10bad9SBiju Das 		panic();
189db10bad9SBiju Das 	}
190db10bad9SBiju Das 
191db10bad9SBiju Das 	ret = fdt_setprop_u32(fdt, node, "renesas,formats", format);
192db10bad9SBiju Das 	if (ret < 0) {
193db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL formats prop (ret=%i)\n", ret);
194db10bad9SBiju Das 		panic();
195db10bad9SBiju Das 	}
196db10bad9SBiju Das }
197db10bad9SBiju Das 
198db10bad9SBiju Das static void bl2_lossy_setting(uint32_t no, uint64_t start_addr,
199db10bad9SBiju Das 			      uint64_t end_addr, uint32_t format,
200db10bad9SBiju Das 			      uint32_t enable, int fcnlnode)
201db10bad9SBiju Das {
202db10bad9SBiju Das 	bl2_lossy_info_t info;
203db10bad9SBiju Das 	uint32_t reg;
204db10bad9SBiju Das 
205db10bad9SBiju Das 	bl2_lossy_gen_fdt(no, start_addr, end_addr, format, enable, fcnlnode);
206db10bad9SBiju Das 
207db10bad9SBiju Das 	reg = format | (start_addr >> 20);
208db10bad9SBiju Das 	mmio_write_32(AXI_DCMPAREACRA0 + 0x8U * no, reg);
209db10bad9SBiju Das 	mmio_write_32(AXI_DCMPAREACRB0 + 0x8U * no, end_addr >> 20);
210db10bad9SBiju Das 	mmio_write_32(AXI_DCMPAREACRA0 + 0x8U * no, reg | enable);
211db10bad9SBiju Das 
212db10bad9SBiju Das 	info.magic = 0x12345678U;
213db10bad9SBiju Das 	info.a0 = mmio_read_32(AXI_DCMPAREACRA0 + 0x8U * no);
214db10bad9SBiju Das 	info.b0 = mmio_read_32(AXI_DCMPAREACRB0 + 0x8U * no);
215db10bad9SBiju Das 
216db10bad9SBiju Das 	mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no, info.magic);
217db10bad9SBiju Das 	mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x4U, info.a0);
218db10bad9SBiju Das 	mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x8U, info.b0);
219db10bad9SBiju Das 
220db10bad9SBiju Das 	NOTICE("     Entry %d: DCMPAREACRAx:0x%x DCMPAREACRBx:0x%x\n", no,
221db10bad9SBiju Das 	       mmio_read_32(AXI_DCMPAREACRA0 + 0x8U * no),
222db10bad9SBiju Das 	       mmio_read_32(AXI_DCMPAREACRB0 + 0x8U * no));
223db10bad9SBiju Das }
224db10bad9SBiju Das #endif /* RCAR_LOSSY_ENABLE == 1 */
225db10bad9SBiju Das 
226db10bad9SBiju Das void bl2_plat_flush_bl31_params(void)
227db10bad9SBiju Das {
228db10bad9SBiju Das 	uint32_t product_cut, product, cut;
229db10bad9SBiju Das 	uint32_t boot_dev, boot_cpu;
230db10bad9SBiju Das 	uint32_t reg;
231db10bad9SBiju Das 
232db10bad9SBiju Das 	reg = mmio_read_32(RCAR_MODEMR);
233db10bad9SBiju Das 	boot_dev = reg & MODEMR_BOOT_DEV_MASK;
234db10bad9SBiju Das 
235db10bad9SBiju Das 	if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
236db10bad9SBiju Das 	    boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
237db10bad9SBiju Das 		emmc_terminate();
238db10bad9SBiju Das 	}
239db10bad9SBiju Das 
240db10bad9SBiju Das 	if ((reg & MODEMR_BOOT_CPU_MASK) != MODEMR_BOOT_CPU_CR7) {
241db10bad9SBiju Das 		bl2_secure_setting();
242db10bad9SBiju Das 	}
243db10bad9SBiju Das 
244db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
245db10bad9SBiju Das 	product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
246db10bad9SBiju Das 	product = reg & PRR_PRODUCT_MASK;
247db10bad9SBiju Das 	cut = reg & PRR_CUT_MASK;
248db10bad9SBiju Das 
249db10bad9SBiju Das 	if (!((product == PRR_PRODUCT_M3 && cut < PRR_PRODUCT_30) ||
250db10bad9SBiju Das 	      (product == PRR_PRODUCT_H3 && cut < PRR_PRODUCT_20))) {
251db10bad9SBiju Das 		/* Disable MFIS write protection */
252db10bad9SBiju Das 		mmio_write_32(MFISWPCNTR, MFISWPCNTR_PASSWORD | 1U);
253db10bad9SBiju Das 	}
254db10bad9SBiju Das 
255db10bad9SBiju Das 	reg = mmio_read_32(RCAR_MODEMR);
256db10bad9SBiju Das 	boot_cpu = reg & MODEMR_BOOT_CPU_MASK;
257db10bad9SBiju Das 	if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
258db10bad9SBiju Das 	    boot_cpu == MODEMR_BOOT_CPU_CA53) {
259db10bad9SBiju Das 		if (product_cut == PRR_PRODUCT_H3_CUT20) {
260db10bad9SBiju Das 			mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
261db10bad9SBiju Das 			mmio_write_32(IPMMUVI1_IMSCTLR, IMSCTLR_DISCACHE);
262db10bad9SBiju Das 			mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
263db10bad9SBiju Das 			mmio_write_32(IPMMUPV1_IMSCTLR, IMSCTLR_DISCACHE);
264db10bad9SBiju Das 			mmio_write_32(IPMMUPV2_IMSCTLR, IMSCTLR_DISCACHE);
265db10bad9SBiju Das 			mmio_write_32(IPMMUPV3_IMSCTLR, IMSCTLR_DISCACHE);
266db10bad9SBiju Das 		} else if (product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) ||
267db10bad9SBiju Das 			   product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11)) {
268db10bad9SBiju Das 			mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
269db10bad9SBiju Das 			mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
270db10bad9SBiju Das 		} else if ((product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) ||
271db10bad9SBiju Das 			   (product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_11))) {
272db10bad9SBiju Das 			mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
273db10bad9SBiju Das 			mmio_write_32(IPMMUVP0_IMSCTLR, IMSCTLR_DISCACHE);
274db10bad9SBiju Das 			mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
275db10bad9SBiju Das 		}
276db10bad9SBiju Das 
277db10bad9SBiju Das 		if (product_cut == (PRR_PRODUCT_H3_CUT20) ||
278db10bad9SBiju Das 		    product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) ||
279db10bad9SBiju Das 		    product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11) ||
280db10bad9SBiju Das 		    product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) {
281db10bad9SBiju Das 			mmio_write_32(IPMMUHC_IMSCTLR, IMSCTLR_DISCACHE);
282db10bad9SBiju Das 			mmio_write_32(IPMMURT_IMSCTLR, IMSCTLR_DISCACHE);
283db10bad9SBiju Das 			mmio_write_32(IPMMUMP_IMSCTLR, IMSCTLR_DISCACHE);
284db10bad9SBiju Das 
285db10bad9SBiju Das 			mmio_write_32(IPMMUDS0_IMSCTLR, IMSCTLR_DISCACHE);
286db10bad9SBiju Das 			mmio_write_32(IPMMUDS1_IMSCTLR, IMSCTLR_DISCACHE);
287db10bad9SBiju Das 		}
288db10bad9SBiju Das 	}
289db10bad9SBiju Das 
290db10bad9SBiju Das 	mmio_write_32(IPMMUMM_IMSCTLR, IPMMUMM_IMSCTLR_ENABLE);
291db10bad9SBiju Das 	mmio_write_32(IPMMUMM_IMAUXCTLR, IPMMUMM_IMAUXCTLR_NMERGE40_BIT);
292db10bad9SBiju Das 
293db10bad9SBiju Das 	rcar_swdt_release();
294db10bad9SBiju Das 	bl2_system_cpg_init();
295db10bad9SBiju Das 
296db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1
297db10bad9SBiju Das 	/* Disable data cache (clean and invalidate) */
298db10bad9SBiju Das 	disable_mmu_el3();
299db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE == 1 */
300db10bad9SBiju Das }
301db10bad9SBiju Das 
302db10bad9SBiju Das static uint32_t is_ddr_backup_mode(void)
303db10bad9SBiju Das {
304db10bad9SBiju Das #if RCAR_SYSTEM_SUSPEND
305db10bad9SBiju Das 	static uint32_t reason = RCAR_COLD_BOOT;
306db10bad9SBiju Das 	static uint32_t once;
307db10bad9SBiju Das 
308db10bad9SBiju Das 	if (once != 0U) {
309db10bad9SBiju Das 		return reason;
310db10bad9SBiju Das 	}
311db10bad9SBiju Das 
312db10bad9SBiju Das 	once = 1;
313db10bad9SBiju Das 	if ((mmio_read_32(GPIO_INDT) & GPIO_BKUP_TRG_SHIFT) == 0U) {
314db10bad9SBiju Das 		return reason;
315db10bad9SBiju Das 	}
316db10bad9SBiju Das 
317db10bad9SBiju Das 	reason = RCAR_WARM_BOOT;
318db10bad9SBiju Das 	return reason;
319db10bad9SBiju Das #else /* RCAR_SYSTEM_SUSPEND */
320db10bad9SBiju Das 	return RCAR_COLD_BOOT;
321db10bad9SBiju Das #endif /* RCAR_SYSTEM_SUSPEND */
322db10bad9SBiju Das }
323db10bad9SBiju Das 
324db10bad9SBiju Das int bl2_plat_handle_pre_image_load(unsigned int image_id)
325db10bad9SBiju Das {
326db10bad9SBiju Das 	u_register_t *boot_kind = (void *)BOOT_KIND_BASE;
327db10bad9SBiju Das 	bl_mem_params_node_t *bl_mem_params;
328db10bad9SBiju Das 
329db10bad9SBiju Das 	if (image_id != BL31_IMAGE_ID) {
330db10bad9SBiju Das 		return 0;
331db10bad9SBiju Das 	}
332db10bad9SBiju Das 
333db10bad9SBiju Das 	bl_mem_params = get_bl_mem_params_node(image_id);
334db10bad9SBiju Das 
335db10bad9SBiju Das 	if (is_ddr_backup_mode() != RCAR_COLD_BOOT) {
336db10bad9SBiju Das 		*boot_kind  = RCAR_WARM_BOOT;
337db10bad9SBiju Das 		flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind));
338db10bad9SBiju Das 
339db10bad9SBiju Das 		console_flush();
340db10bad9SBiju Das 		bl2_plat_flush_bl31_params();
341db10bad9SBiju Das 
342db10bad9SBiju Das 		/* will not return */
343db10bad9SBiju Das 		bl2_enter_bl31(&bl_mem_params->ep_info);
344db10bad9SBiju Das 	}
345db10bad9SBiju Das 
346db10bad9SBiju Das 	*boot_kind  = RCAR_COLD_BOOT;
347db10bad9SBiju Das 	flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind));
348db10bad9SBiju Das 
349db10bad9SBiju Das 	return 0;
350db10bad9SBiju Das }
351db10bad9SBiju Das 
352db10bad9SBiju Das static uint64_t rzg_get_dest_addr_from_cert(uint32_t certid, uintptr_t *dest)
353db10bad9SBiju Das {
354db10bad9SBiju Das 	uint32_t cert, len;
355db10bad9SBiju Das 	int err;
356db10bad9SBiju Das 
357db10bad9SBiju Das 	err = rcar_get_certificate(certid, &cert);
358db10bad9SBiju Das 	if (err != 0) {
359db10bad9SBiju Das 		ERROR("%s : cert file load error", __func__);
360db10bad9SBiju Das 		return 1U;
361db10bad9SBiju Das 	}
362db10bad9SBiju Das 
363db10bad9SBiju Das 	rcar_read_certificate((uint64_t)cert, &len, dest);
364db10bad9SBiju Das 
365db10bad9SBiju Das 	return 0U;
366db10bad9SBiju Das }
367db10bad9SBiju Das 
368db10bad9SBiju Das int bl2_plat_handle_post_image_load(unsigned int image_id)
369db10bad9SBiju Das {
370db10bad9SBiju Das 	static bl2_to_bl31_params_mem_t *params;
371db10bad9SBiju Das 	bl_mem_params_node_t *bl_mem_params;
372db10bad9SBiju Das 	uintptr_t dest;
373db10bad9SBiju Das 	uint64_t ret;
374db10bad9SBiju Das 
375db10bad9SBiju Das 	if (params == NULL) {
376db10bad9SBiju Das 		params = (bl2_to_bl31_params_mem_t *)PARAMS_BASE;
377db10bad9SBiju Das 		memset((void *)PARAMS_BASE, 0, sizeof(*params));
378db10bad9SBiju Das 	}
379db10bad9SBiju Das 
380db10bad9SBiju Das 	bl_mem_params = get_bl_mem_params_node(image_id);
381db10bad9SBiju Das 
382db10bad9SBiju Das 	switch (image_id) {
383db10bad9SBiju Das 	case BL31_IMAGE_ID:
384db10bad9SBiju Das 		ret = rzg_get_dest_addr_from_cert(SOC_FW_CONTENT_CERT_ID,
385db10bad9SBiju Das 						  &dest);
386db10bad9SBiju Das 		if (ret == 0U) {
387db10bad9SBiju Das 			bl_mem_params->image_info.image_base = dest;
388db10bad9SBiju Das 		}
389db10bad9SBiju Das 		break;
390db10bad9SBiju Das 	case BL32_IMAGE_ID:
391db10bad9SBiju Das 		ret = rzg_get_dest_addr_from_cert(TRUSTED_OS_FW_CONTENT_CERT_ID,
392db10bad9SBiju Das 						  &dest);
393db10bad9SBiju Das 		if (ret == 0U) {
394db10bad9SBiju Das 			bl_mem_params->image_info.image_base = dest;
395db10bad9SBiju Das 		}
396db10bad9SBiju Das 
397db10bad9SBiju Das 		memcpy(&params->bl32_ep_info, &bl_mem_params->ep_info,
398db10bad9SBiju Das 		       sizeof(entry_point_info_t));
399db10bad9SBiju Das 		break;
400db10bad9SBiju Das 	case BL33_IMAGE_ID:
401db10bad9SBiju Das 		memcpy(&params->bl33_ep_info, &bl_mem_params->ep_info,
402db10bad9SBiju Das 		       sizeof(entry_point_info_t));
403db10bad9SBiju Das 		break;
404db10bad9SBiju Das 	default:
405db10bad9SBiju Das 		break;
406db10bad9SBiju Das 	}
407db10bad9SBiju Das 
408db10bad9SBiju Das 	return 0;
409db10bad9SBiju Das }
410db10bad9SBiju Das 
411db10bad9SBiju Das struct meminfo *bl2_plat_sec_mem_layout(void)
412db10bad9SBiju Das {
413db10bad9SBiju Das 	return &bl2_tzram_layout;
414db10bad9SBiju Das }
415db10bad9SBiju Das 
416db10bad9SBiju Das static void bl2_populate_compatible_string(void *dt)
417db10bad9SBiju Das {
418db10bad9SBiju Das 	uint32_t board_type;
419db10bad9SBiju Das 	uint32_t board_rev;
420db10bad9SBiju Das 	uint32_t reg;
421db10bad9SBiju Das 	int ret;
422db10bad9SBiju Das 
423db10bad9SBiju Das 	fdt_setprop_u32(dt, 0, "#address-cells", 2);
424db10bad9SBiju Das 	fdt_setprop_u32(dt, 0, "#size-cells", 2);
425db10bad9SBiju Das 
426db10bad9SBiju Das 	/* Populate compatible string */
427db10bad9SBiju Das 	rzg_get_board_type(&board_type, &board_rev);
428db10bad9SBiju Das 	switch (board_type) {
429db10bad9SBiju Das 	case BOARD_HIHOPE_RZ_G2M:
430db10bad9SBiju Das 		ret = fdt_setprop_string(dt, 0, "compatible",
431db10bad9SBiju Das 					 "hoperun,hihope-rzg2m");
432db10bad9SBiju Das 		break;
433ec3e2f67SLad Prabhakar 	case BOARD_HIHOPE_RZ_G2H:
434ec3e2f67SLad Prabhakar 		ret = fdt_setprop_string(dt, 0, "compatible",
435ec3e2f67SLad Prabhakar 					 "hoperun,hihope-rzg2h");
436ec3e2f67SLad Prabhakar 		break;
437*a4d86f67SLad Prabhakar 	case BOARD_HIHOPE_RZ_G2N:
438*a4d86f67SLad Prabhakar 		ret = fdt_setprop_string(dt, 0, "compatible",
439*a4d86f67SLad Prabhakar 					 "hoperun,hihope-rzg2n");
440*a4d86f67SLad Prabhakar 		break;
441db10bad9SBiju Das 	default:
442db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string, board unsupported\n");
443db10bad9SBiju Das 		panic();
444db10bad9SBiju Das 		break;
445db10bad9SBiju Das 	}
446db10bad9SBiju Das 
447db10bad9SBiju Das 	if (ret < 0) {
448db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret);
449db10bad9SBiju Das 		panic();
450db10bad9SBiju Das 	}
451db10bad9SBiju Das 
452db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
453db10bad9SBiju Das 	switch (reg & PRR_PRODUCT_MASK) {
454db10bad9SBiju Das 	case PRR_PRODUCT_M3:
455db10bad9SBiju Das 		ret = fdt_appendprop_string(dt, 0, "compatible",
456db10bad9SBiju Das 					    "renesas,r8a774a1");
457db10bad9SBiju Das 		break;
458ec3e2f67SLad Prabhakar 	case PRR_PRODUCT_H3:
459ec3e2f67SLad Prabhakar 		ret = fdt_appendprop_string(dt, 0, "compatible",
460ec3e2f67SLad Prabhakar 					    "renesas,r8a774e1");
461ec3e2f67SLad Prabhakar 		break;
462*a4d86f67SLad Prabhakar 	case PRR_PRODUCT_M3N:
463*a4d86f67SLad Prabhakar 		ret = fdt_appendprop_string(dt, 0, "compatible",
464*a4d86f67SLad Prabhakar 					    "renesas,r8a774b1");
465*a4d86f67SLad Prabhakar 		break;
466db10bad9SBiju Das 	default:
467db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string, SoC unsupported\n");
468db10bad9SBiju Das 		panic();
469db10bad9SBiju Das 		break;
470db10bad9SBiju Das 	}
471db10bad9SBiju Das 
472db10bad9SBiju Das 	if (ret < 0) {
473db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret);
474db10bad9SBiju Das 		panic();
475db10bad9SBiju Das 	}
476db10bad9SBiju Das }
477db10bad9SBiju Das 
47894a73ef3SBiju Das static int bl2_add_memory_node(uint64_t start, uint64_t size)
479db10bad9SBiju Das {
480db10bad9SBiju Das 	char nodename[32] = { 0 };
481db10bad9SBiju Das 	uint64_t fdtsize;
48294a73ef3SBiju Das 	int ret, node;
48394a73ef3SBiju Das 
48494a73ef3SBiju Das 	fdtsize = cpu_to_fdt64(size);
48594a73ef3SBiju Das 
48694a73ef3SBiju Das 	snprintf(nodename, sizeof(nodename), "memory@");
48794a73ef3SBiju Das 	unsigned_num_print(start, 16, nodename + strlen(nodename));
48894a73ef3SBiju Das 	node = ret = fdt_add_subnode(fdt, 0, nodename);
48994a73ef3SBiju Das 	if (ret < 0) {
49094a73ef3SBiju Das 		return ret;
49194a73ef3SBiju Das 	}
49294a73ef3SBiju Das 
49394a73ef3SBiju Das 	ret = fdt_setprop_string(fdt, node, "device_type", "memory");
49494a73ef3SBiju Das 	if (ret < 0) {
49594a73ef3SBiju Das 		return ret;
49694a73ef3SBiju Das 	}
49794a73ef3SBiju Das 
49894a73ef3SBiju Das 	ret = fdt_setprop_u64(fdt, node, "reg", start);
49994a73ef3SBiju Das 	if (ret < 0) {
50094a73ef3SBiju Das 		return ret;
50194a73ef3SBiju Das 	}
50294a73ef3SBiju Das 
50394a73ef3SBiju Das 	return fdt_appendprop(fdt, node, "reg", &fdtsize, sizeof(fdtsize));
50494a73ef3SBiju Das }
50594a73ef3SBiju Das 
50694a73ef3SBiju Das static void bl2_advertise_dram_entries(uint64_t dram_config[8])
50794a73ef3SBiju Das {
50894a73ef3SBiju Das 	uint64_t start, size;
50994a73ef3SBiju Das 	int ret, chan;
510db10bad9SBiju Das 
511db10bad9SBiju Das 	for (chan = 0; chan < MAX_DRAM_CHANNELS; chan++) {
512db10bad9SBiju Das 		start = dram_config[2 * chan];
513db10bad9SBiju Das 		size = dram_config[2 * chan + 1];
514db10bad9SBiju Das 		if (size == 0U) {
515db10bad9SBiju Das 			continue;
516db10bad9SBiju Das 		}
517db10bad9SBiju Das 
518db10bad9SBiju Das 		NOTICE("BL2: CH%d: %llx - %llx, %lld %siB\n",
519db10bad9SBiju Das 		       chan, start, start + size - 1U,
520db10bad9SBiju Das 		       (size >> 30) ? : size >> 20,
521db10bad9SBiju Das 		       (size >> 30) ? "G" : "M");
522db10bad9SBiju Das 	}
523db10bad9SBiju Das 
524db10bad9SBiju Das 	/*
525db10bad9SBiju Das 	 * We add the DT nodes in reverse order here. The fdt_add_subnode()
526db10bad9SBiju Das 	 * adds the DT node before the first existing DT node, so we have
527db10bad9SBiju Das 	 * to add them in reverse order to get nodes sorted by address in
528db10bad9SBiju Das 	 * the resulting DT.
529db10bad9SBiju Das 	 */
530db10bad9SBiju Das 	for (chan = MAX_DRAM_CHANNELS - 1; chan >= 0; chan--) {
531db10bad9SBiju Das 		start = dram_config[2 * chan];
532db10bad9SBiju Das 		size = dram_config[2 * chan + 1];
533db10bad9SBiju Das 		if (size == 0U) {
534db10bad9SBiju Das 			continue;
535db10bad9SBiju Das 		}
536db10bad9SBiju Das 
537db10bad9SBiju Das 		/*
538db10bad9SBiju Das 		 * Channel 0 is mapped in 32bit space and the first
539db10bad9SBiju Das 		 * 128 MiB are reserved
540db10bad9SBiju Das 		 */
541db10bad9SBiju Das 		if (chan == 0) {
54294a73ef3SBiju Das 			/*
54394a73ef3SBiju Das 			 * Maximum DDR size in Channel 0 for 32 bit space is 2GB, Add DT node
54494a73ef3SBiju Das 			 * for remaining region in 64 bit address space
54594a73ef3SBiju Das 			 */
54694a73ef3SBiju Das 			if (size > MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE) {
54794a73ef3SBiju Das 				start = dram_config[chan] + MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE;
54894a73ef3SBiju Das 				size -= MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE;
54994a73ef3SBiju Das 				ret = bl2_add_memory_node(start, size);
55094a73ef3SBiju Das 				if (ret < 0) {
55194a73ef3SBiju Das 					goto err;
55294a73ef3SBiju Das 				}
55394a73ef3SBiju Das 			}
554db10bad9SBiju Das 			start = 0x48000000U;
555db10bad9SBiju Das 			size -= 0x8000000U;
556db10bad9SBiju Das 		}
557db10bad9SBiju Das 
55894a73ef3SBiju Das 		ret = bl2_add_memory_node(start, size);
559db10bad9SBiju Das 		if (ret < 0) {
560db10bad9SBiju Das 			goto err;
561db10bad9SBiju Das 		}
562db10bad9SBiju Das 	}
563db10bad9SBiju Das 
564db10bad9SBiju Das 	return;
565db10bad9SBiju Das err:
566db10bad9SBiju Das 	NOTICE("BL2: Cannot add memory node to FDT (ret=%i)\n", ret);
567db10bad9SBiju Das 	panic();
568db10bad9SBiju Das }
569db10bad9SBiju Das 
570db10bad9SBiju Das static void bl2_advertise_dram_size(uint32_t product)
571db10bad9SBiju Das {
572db10bad9SBiju Das 	uint64_t dram_config[8] = {
573db10bad9SBiju Das 		[0] = 0x400000000ULL,
574db10bad9SBiju Das 		[2] = 0x500000000ULL,
575db10bad9SBiju Das 		[4] = 0x600000000ULL,
576db10bad9SBiju Das 		[6] = 0x700000000ULL,
577db10bad9SBiju Das 	};
578db10bad9SBiju Das 
579db10bad9SBiju Das 	switch (product) {
580db10bad9SBiju Das 	case PRR_PRODUCT_M3:
581db10bad9SBiju Das 		/* 4GB(2GBx2 2ch split) */
582db10bad9SBiju Das 		dram_config[1] = 0x80000000ULL;
583db10bad9SBiju Das 		dram_config[5] = 0x80000000ULL;
584db10bad9SBiju Das 		break;
585ec3e2f67SLad Prabhakar 	case PRR_PRODUCT_H3:
586ec3e2f67SLad Prabhakar #if (RCAR_DRAM_LPDDR4_MEMCONF == 0)
587ec3e2f67SLad Prabhakar 		/* 4GB(1GBx4) */
588ec3e2f67SLad Prabhakar 		dram_config[1] = 0x40000000ULL;
589ec3e2f67SLad Prabhakar 		dram_config[3] = 0x40000000ULL;
590ec3e2f67SLad Prabhakar 		dram_config[5] = 0x40000000ULL;
591ec3e2f67SLad Prabhakar 		dram_config[7] = 0x40000000ULL;
592ec3e2f67SLad Prabhakar #elif (RCAR_DRAM_LPDDR4_MEMCONF == 1) && (RCAR_DRAM_CHANNEL == 5) && \
593ec3e2f67SLad Prabhakar 	(RCAR_DRAM_SPLIT == 2)
594ec3e2f67SLad Prabhakar 		/* 4GB(2GBx2 2ch split) */
595ec3e2f67SLad Prabhakar 		dram_config[1] = 0x80000000ULL;
596ec3e2f67SLad Prabhakar 		dram_config[3] = 0x80000000ULL;
597ec3e2f67SLad Prabhakar #elif (RCAR_DRAM_LPDDR4_MEMCONF == 1) && (RCAR_DRAM_CHANNEL == 15)
598ec3e2f67SLad Prabhakar 		/* 8GB(2GBx4: default) */
599ec3e2f67SLad Prabhakar 		dram_config[1] = 0x80000000ULL;
600ec3e2f67SLad Prabhakar 		dram_config[3] = 0x80000000ULL;
601ec3e2f67SLad Prabhakar 		dram_config[5] = 0x80000000ULL;
602ec3e2f67SLad Prabhakar 		dram_config[7] = 0x80000000ULL;
603ec3e2f67SLad Prabhakar #endif /* RCAR_DRAM_LPDDR4_MEMCONF == 0 */
604ec3e2f67SLad Prabhakar 		break;
605*a4d86f67SLad Prabhakar 	case PRR_PRODUCT_M3N:
606*a4d86f67SLad Prabhakar 		/* 4GB(4GBx1) */
607*a4d86f67SLad Prabhakar 		dram_config[1] = 0x100000000ULL;
608*a4d86f67SLad Prabhakar 		break;
609db10bad9SBiju Das 	default:
610db10bad9SBiju Das 		NOTICE("BL2: Detected invalid DRAM entries\n");
611db10bad9SBiju Das 		break;
612db10bad9SBiju Das 	}
613db10bad9SBiju Das 
614db10bad9SBiju Das 	bl2_advertise_dram_entries(dram_config);
615db10bad9SBiju Das }
616db10bad9SBiju Das 
617db10bad9SBiju Das void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2,
618db10bad9SBiju Das 				  u_register_t arg3, u_register_t arg4)
619db10bad9SBiju Das {
620db10bad9SBiju Das 	uint32_t reg, midr, boot_dev, boot_cpu, type, rev;
621db10bad9SBiju Das 	uint32_t product, product_cut, major, minor;
622db10bad9SBiju Das 	int32_t ret;
623db10bad9SBiju Das 	const char *str;
624db10bad9SBiju Das 	const char *unknown = "unknown";
625db10bad9SBiju Das 	const char *cpu_ca57 = "CA57";
626db10bad9SBiju Das 	const char *cpu_ca53 = "CA53";
627ec3e2f67SLad Prabhakar 	const char *product_g2h = "G2H";
628db10bad9SBiju Das 	const char *product_g2m = "G2M";
629*a4d86f67SLad Prabhakar 	const char *product_g2n = "G2N";
630db10bad9SBiju Das 	const char *boot_hyper80 = "HyperFlash(80MHz)";
631db10bad9SBiju Das 	const char *boot_qspi40 = "QSPI Flash(40MHz)";
632db10bad9SBiju Das 	const char *boot_qspi80 = "QSPI Flash(80MHz)";
633db10bad9SBiju Das 	const char *boot_emmc25x1 = "eMMC(25MHz x1)";
634db10bad9SBiju Das 	const char *boot_emmc50x8 = "eMMC(50MHz x8)";
635db10bad9SBiju Das 	const char *boot_hyper160 = "HyperFlash(160MHz)";
636db10bad9SBiju Das #if RZG_LCS_STATE_DETECTION_ENABLE
637db10bad9SBiju Das 	uint32_t lcs;
638db10bad9SBiju Das 	const char *lcs_secure = "SE";
639db10bad9SBiju Das 	const char *lcs_cm = "CM";
640db10bad9SBiju Das 	const char *lcs_dm = "DM";
641db10bad9SBiju Das 	const char *lcs_sd = "SD";
642db10bad9SBiju Das 	const char *lcs_fa = "FA";
643db10bad9SBiju Das #endif /* RZG_LCS_STATE_DETECTION_ENABLE */
644db10bad9SBiju Das 
645db10bad9SBiju Das #if (RCAR_LOSSY_ENABLE == 1)
646db10bad9SBiju Das 	int fcnlnode;
647db10bad9SBiju Das #endif /* (RCAR_LOSSY_ENABLE == 1) */
648db10bad9SBiju Das 
649db10bad9SBiju Das 	bl2_init_generic_timer();
650db10bad9SBiju Das 
651db10bad9SBiju Das 	reg = mmio_read_32(RCAR_MODEMR);
652db10bad9SBiju Das 	boot_dev = reg & MODEMR_BOOT_DEV_MASK;
653db10bad9SBiju Das 	boot_cpu = reg & MODEMR_BOOT_CPU_MASK;
654db10bad9SBiju Das 
655db10bad9SBiju Das 	bl2_cpg_init();
656db10bad9SBiju Das 
657db10bad9SBiju Das 	if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
658db10bad9SBiju Das 	    boot_cpu == MODEMR_BOOT_CPU_CA53) {
659db10bad9SBiju Das 		rzg_pfc_init();
660db10bad9SBiju Das 		rcar_console_boot_init();
661db10bad9SBiju Das 	}
662db10bad9SBiju Das 
663db10bad9SBiju Das 	plat_rcar_gic_driver_init();
664db10bad9SBiju Das 	plat_rcar_gic_init();
665db10bad9SBiju Das 	rcar_swdt_init();
666db10bad9SBiju Das 
667db10bad9SBiju Das 	/* FIQ interrupts are taken to EL3 */
668db10bad9SBiju Das 	write_scr_el3(read_scr_el3() | SCR_FIQ_BIT);
669db10bad9SBiju Das 
670db10bad9SBiju Das 	write_daifclr(DAIF_FIQ_BIT);
671db10bad9SBiju Das 
672db10bad9SBiju Das 	reg = read_midr();
673db10bad9SBiju Das 	midr = reg & (MIDR_PN_MASK << MIDR_PN_SHIFT);
674db10bad9SBiju Das 	switch (midr) {
675db10bad9SBiju Das 	case MIDR_CA57:
676db10bad9SBiju Das 		str = cpu_ca57;
677db10bad9SBiju Das 		break;
678db10bad9SBiju Das 	case MIDR_CA53:
679db10bad9SBiju Das 		str = cpu_ca53;
680db10bad9SBiju Das 		break;
681db10bad9SBiju Das 	default:
682db10bad9SBiju Das 		str = unknown;
683db10bad9SBiju Das 		break;
684db10bad9SBiju Das 	}
685db10bad9SBiju Das 
686db10bad9SBiju Das 	NOTICE("BL2: RZ/G2 Initial Program Loader(%s) Rev.%s\n", str,
687db10bad9SBiju Das 	       version_of_renesas);
688db10bad9SBiju Das 
689db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
690db10bad9SBiju Das 	product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
691db10bad9SBiju Das 	product = reg & PRR_PRODUCT_MASK;
692db10bad9SBiju Das 
693db10bad9SBiju Das 	switch (product) {
694db10bad9SBiju Das 	case PRR_PRODUCT_M3:
695db10bad9SBiju Das 		str = product_g2m;
696db10bad9SBiju Das 		break;
697ec3e2f67SLad Prabhakar 	case PRR_PRODUCT_H3:
698ec3e2f67SLad Prabhakar 		str = product_g2h;
699ec3e2f67SLad Prabhakar 		break;
700*a4d86f67SLad Prabhakar 	case PRR_PRODUCT_M3N:
701*a4d86f67SLad Prabhakar 		str = product_g2n;
702*a4d86f67SLad Prabhakar 		break;
703db10bad9SBiju Das 	default:
704db10bad9SBiju Das 		str = unknown;
705db10bad9SBiju Das 		break;
706db10bad9SBiju Das 	}
707db10bad9SBiju Das 
708db10bad9SBiju Das 	if ((product == PRR_PRODUCT_M3) &&
709db10bad9SBiju Das 	    ((reg & RCAR_MAJOR_MASK) == PRR_PRODUCT_20)) {
710db10bad9SBiju Das 		if ((reg & PRR_CUT_MASK) == RCAR_M3_CUT_VER11) {
711db10bad9SBiju Das 			/* M3 Ver.1.1 or Ver.1.2 */
712db10bad9SBiju Das 			NOTICE("BL2: PRR is RZ/%s Ver.1.1 / Ver.1.2\n", str);
713db10bad9SBiju Das 		} else {
714db10bad9SBiju Das 			NOTICE("BL2: PRR is RZ/%s Ver.1.%d\n", str,
715db10bad9SBiju Das 				(reg & RCAR_MINOR_MASK) + RCAR_M3_MINOR_OFFSET);
716db10bad9SBiju Das 		}
717db10bad9SBiju Das 	} else {
718db10bad9SBiju Das 		major = (reg & RCAR_MAJOR_MASK) >> RCAR_MAJOR_SHIFT;
719db10bad9SBiju Das 		major = major + RCAR_MAJOR_OFFSET;
720db10bad9SBiju Das 		minor = reg & RCAR_MINOR_MASK;
721db10bad9SBiju Das 		NOTICE("BL2: PRR is RZ/%s Ver.%d.%d\n", str, major, minor);
722db10bad9SBiju Das 	}
723db10bad9SBiju Das 
724db10bad9SBiju Das 	rzg_get_board_type(&type, &rev);
725db10bad9SBiju Das 
726db10bad9SBiju Das 	switch (type) {
727db10bad9SBiju Das 	case BOARD_HIHOPE_RZ_G2M:
728ec3e2f67SLad Prabhakar 	case BOARD_HIHOPE_RZ_G2H:
729*a4d86f67SLad Prabhakar 	case BOARD_HIHOPE_RZ_G2N:
730db10bad9SBiju Das 		break;
731db10bad9SBiju Das 	default:
732db10bad9SBiju Das 		type = BOARD_UNKNOWN;
733db10bad9SBiju Das 		break;
734db10bad9SBiju Das 	}
735db10bad9SBiju Das 
736db10bad9SBiju Das 	if (type == BOARD_UNKNOWN || rev == BOARD_REV_UNKNOWN) {
737db10bad9SBiju Das 		NOTICE("BL2: Board is %s Rev.---\n", GET_BOARD_NAME(type));
738db10bad9SBiju Das 	} else {
739db10bad9SBiju Das 		NOTICE("BL2: Board is %s Rev.%d.%d\n",
740db10bad9SBiju Das 		       GET_BOARD_NAME(type),
741db10bad9SBiju Das 		       GET_BOARD_MAJOR(rev), GET_BOARD_MINOR(rev));
742db10bad9SBiju Das 	}
743db10bad9SBiju Das 
744db10bad9SBiju Das #if RCAR_LSI != RCAR_AUTO
745db10bad9SBiju Das 	if (product != TARGET_PRODUCT) {
746db10bad9SBiju Das 		ERROR("BL2: IPL was been built for the %s.\n", TARGET_NAME);
747db10bad9SBiju Das 		ERROR("BL2: Please write the correct IPL to flash memory.\n");
748db10bad9SBiju Das 		panic();
749db10bad9SBiju Das 	}
750db10bad9SBiju Das #endif /* RCAR_LSI != RCAR_AUTO */
751db10bad9SBiju Das 	rcar_avs_init();
752db10bad9SBiju Das 	rcar_avs_setting();
753db10bad9SBiju Das 
754db10bad9SBiju Das 	switch (boot_dev) {
755db10bad9SBiju Das 	case MODEMR_BOOT_DEV_HYPERFLASH160:
756db10bad9SBiju Das 		str = boot_hyper160;
757db10bad9SBiju Das 		break;
758db10bad9SBiju Das 	case MODEMR_BOOT_DEV_HYPERFLASH80:
759db10bad9SBiju Das 		str = boot_hyper80;
760db10bad9SBiju Das 		break;
761db10bad9SBiju Das 	case MODEMR_BOOT_DEV_QSPI_FLASH40:
762db10bad9SBiju Das 		str = boot_qspi40;
763db10bad9SBiju Das 		break;
764db10bad9SBiju Das 	case MODEMR_BOOT_DEV_QSPI_FLASH80:
765db10bad9SBiju Das 		str = boot_qspi80;
766db10bad9SBiju Das 		break;
767db10bad9SBiju Das 	case MODEMR_BOOT_DEV_EMMC_25X1:
768db10bad9SBiju Das 		str = boot_emmc25x1;
769db10bad9SBiju Das 		break;
770db10bad9SBiju Das 	case MODEMR_BOOT_DEV_EMMC_50X8:
771db10bad9SBiju Das 		str = boot_emmc50x8;
772db10bad9SBiju Das 		break;
773db10bad9SBiju Das 	default:
774db10bad9SBiju Das 		str = unknown;
775db10bad9SBiju Das 		break;
776db10bad9SBiju Das 	}
777db10bad9SBiju Das 	NOTICE("BL2: Boot device is %s\n", str);
778db10bad9SBiju Das 
779db10bad9SBiju Das 	rcar_avs_setting();
780db10bad9SBiju Das 
781db10bad9SBiju Das #if RZG_LCS_STATE_DETECTION_ENABLE
782db10bad9SBiju Das 	reg = rcar_rom_get_lcs(&lcs);
783db10bad9SBiju Das 	if (reg != 0U) {
784db10bad9SBiju Das 		str = unknown;
785db10bad9SBiju Das 		goto lcm_state;
786db10bad9SBiju Das 	}
787db10bad9SBiju Das 
788db10bad9SBiju Das 	switch (lcs) {
789db10bad9SBiju Das 	case LCS_CM:
790db10bad9SBiju Das 		str = lcs_cm;
791db10bad9SBiju Das 		break;
792db10bad9SBiju Das 	case LCS_DM:
793db10bad9SBiju Das 		str = lcs_dm;
794db10bad9SBiju Das 		break;
795db10bad9SBiju Das 	case LCS_SD:
796db10bad9SBiju Das 		str = lcs_sd;
797db10bad9SBiju Das 		break;
798db10bad9SBiju Das 	case LCS_SE:
799db10bad9SBiju Das 		str = lcs_secure;
800db10bad9SBiju Das 		break;
801db10bad9SBiju Das 	case LCS_FA:
802db10bad9SBiju Das 		str = lcs_fa;
803db10bad9SBiju Das 		break;
804db10bad9SBiju Das 	default:
805db10bad9SBiju Das 		str = unknown;
806db10bad9SBiju Das 		break;
807db10bad9SBiju Das 	}
808db10bad9SBiju Das 
809db10bad9SBiju Das lcm_state:
810db10bad9SBiju Das 	NOTICE("BL2: LCM state is %s\n", str);
811db10bad9SBiju Das #endif /* RZG_LCS_STATE_DETECTION_ENABLE */
812db10bad9SBiju Das 
813db10bad9SBiju Das 	rcar_avs_end();
814db10bad9SBiju Das 	is_ddr_backup_mode();
815db10bad9SBiju Das 
816db10bad9SBiju Das 	bl2_tzram_layout.total_base = BL31_BASE;
817db10bad9SBiju Das 	bl2_tzram_layout.total_size = BL31_LIMIT - BL31_BASE;
818db10bad9SBiju Das 
819db10bad9SBiju Das 	if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
820db10bad9SBiju Das 	    boot_cpu == MODEMR_BOOT_CPU_CA53) {
821778db0e9SLad Prabhakar 		ret = rcar_dram_init();
822db10bad9SBiju Das 		if (ret != 0) {
823db10bad9SBiju Das 			NOTICE("BL2: Failed to DRAM initialize (%d).\n", ret);
824db10bad9SBiju Das 			panic();
825db10bad9SBiju Das 		}
826db10bad9SBiju Das 		rzg_qos_init();
827db10bad9SBiju Das 	}
828db10bad9SBiju Das 
829db10bad9SBiju Das 	/* Set up FDT */
830db10bad9SBiju Das 	ret = fdt_create_empty_tree(fdt, sizeof(fdt_blob));
831db10bad9SBiju Das 	if (ret != 0) {
832db10bad9SBiju Das 		NOTICE("BL2: Cannot allocate FDT for U-Boot (ret=%i)\n", ret);
833db10bad9SBiju Das 		panic();
834db10bad9SBiju Das 	}
835db10bad9SBiju Das 
836db10bad9SBiju Das 	/* Add platform compatible string */
837db10bad9SBiju Das 	bl2_populate_compatible_string(fdt);
838db10bad9SBiju Das 
839db10bad9SBiju Das 	/* Print DRAM layout */
840db10bad9SBiju Das 	bl2_advertise_dram_size(product);
841db10bad9SBiju Das 
842db10bad9SBiju Das 	if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
843db10bad9SBiju Das 	    boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
844db10bad9SBiju Das 		if (rcar_emmc_init() != EMMC_SUCCESS) {
845db10bad9SBiju Das 			NOTICE("BL2: Failed to eMMC driver initialize.\n");
846db10bad9SBiju Das 			panic();
847db10bad9SBiju Das 		}
848db10bad9SBiju Das 		rcar_emmc_memcard_power(EMMC_POWER_ON);
849db10bad9SBiju Das 		if (rcar_emmc_mount() != EMMC_SUCCESS) {
850db10bad9SBiju Das 			NOTICE("BL2: Failed to eMMC mount operation.\n");
851db10bad9SBiju Das 			panic();
852db10bad9SBiju Das 		}
853db10bad9SBiju Das 	} else {
854db10bad9SBiju Das 		rcar_rpc_init();
855db10bad9SBiju Das 		rcar_dma_init();
856db10bad9SBiju Das 	}
857db10bad9SBiju Das 
858db10bad9SBiju Das 	reg = mmio_read_32(RST_WDTRSTCR);
859db10bad9SBiju Das 	reg &= ~WDTRSTCR_RWDT_RSTMSK;
860db10bad9SBiju Das 	reg |= WDTRSTCR_PASSWORD;
861db10bad9SBiju Das 	mmio_write_32(RST_WDTRSTCR, reg);
862db10bad9SBiju Das 
863db10bad9SBiju Das 	mmio_write_32(CPG_CPGWPR, CPGWPR_PASSWORD);
864db10bad9SBiju Das 	mmio_write_32(CPG_CPGWPCR, CPGWPCR_PASSWORD);
865db10bad9SBiju Das 
866db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
867db10bad9SBiju Das 	if ((reg & RCAR_CPU_MASK_CA57) == RCAR_CPU_HAVE_CA57) {
868db10bad9SBiju Das 		mmio_write_32(CPG_CA57DBGRCR,
869db10bad9SBiju Das 			      DBGCPUPREN | mmio_read_32(CPG_CA57DBGRCR));
870db10bad9SBiju Das 	}
871db10bad9SBiju Das 
872db10bad9SBiju Das 	if ((reg & RCAR_CPU_MASK_CA53) == RCAR_CPU_HAVE_CA53) {
873db10bad9SBiju Das 		mmio_write_32(CPG_CA53DBGRCR,
874db10bad9SBiju Das 			      DBGCPUPREN | mmio_read_32(CPG_CA53DBGRCR));
875db10bad9SBiju Das 	}
876db10bad9SBiju Das 
877db10bad9SBiju Das 	if (product_cut == PRR_PRODUCT_H3_CUT10) {
878db10bad9SBiju Das 		reg = mmio_read_32(CPG_PLL2CR);
879db10bad9SBiju Das 		reg &= ~((uint32_t)1 << 5);
880db10bad9SBiju Das 		mmio_write_32(CPG_PLL2CR, reg);
881db10bad9SBiju Das 
882db10bad9SBiju Das 		reg = mmio_read_32(CPG_PLL4CR);
883db10bad9SBiju Das 		reg &= ~((uint32_t)1 << 5);
884db10bad9SBiju Das 		mmio_write_32(CPG_PLL4CR, reg);
885db10bad9SBiju Das 
886db10bad9SBiju Das 		reg = mmio_read_32(CPG_PLL0CR);
887db10bad9SBiju Das 		reg &= ~((uint32_t)1 << 12);
888db10bad9SBiju Das 		mmio_write_32(CPG_PLL0CR, reg);
889db10bad9SBiju Das 	}
890db10bad9SBiju Das #if (RCAR_LOSSY_ENABLE == 1)
891db10bad9SBiju Das 	NOTICE("BL2: Lossy Decomp areas\n");
892db10bad9SBiju Das 
893db10bad9SBiju Das 	fcnlnode = fdt_add_subnode(fdt, 0, "reserved-memory");
894db10bad9SBiju Das 	if (fcnlnode < 0) {
895db10bad9SBiju Das 		NOTICE("BL2: Cannot create reserved mem node (ret=%i)\n",
896db10bad9SBiju Das 		       fcnlnode);
897db10bad9SBiju Das 		panic();
898db10bad9SBiju Das 	}
899db10bad9SBiju Das 
900db10bad9SBiju Das 	bl2_lossy_setting(0, LOSSY_ST_ADDR0, LOSSY_END_ADDR0,
901db10bad9SBiju Das 			  LOSSY_FMT0, LOSSY_ENA_DIS0, fcnlnode);
902db10bad9SBiju Das 	bl2_lossy_setting(1, LOSSY_ST_ADDR1, LOSSY_END_ADDR1,
903db10bad9SBiju Das 			  LOSSY_FMT1, LOSSY_ENA_DIS1, fcnlnode);
904db10bad9SBiju Das 	bl2_lossy_setting(2, LOSSY_ST_ADDR2, LOSSY_END_ADDR2,
905db10bad9SBiju Das 			  LOSSY_FMT2, LOSSY_ENA_DIS2, fcnlnode);
906db10bad9SBiju Das #endif /* RCAR_LOSSY_ENABLE */
907db10bad9SBiju Das 
908db10bad9SBiju Das 	fdt_pack(fdt);
909db10bad9SBiju Das 	NOTICE("BL2: FDT at %p\n", fdt);
910db10bad9SBiju Das 
911db10bad9SBiju Das 	if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
912db10bad9SBiju Das 	    boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
913db10bad9SBiju Das 		rcar_io_emmc_setup();
914db10bad9SBiju Das 	} else {
915db10bad9SBiju Das 		rcar_io_setup();
916db10bad9SBiju Das 	}
917db10bad9SBiju Das }
918db10bad9SBiju Das 
919db10bad9SBiju Das void bl2_el3_plat_arch_setup(void)
920db10bad9SBiju Das {
921db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1
922db10bad9SBiju Das 	NOTICE("BL2: D-Cache enable\n");
923db10bad9SBiju Das 	rcar_configure_mmu_el3(BL2_BASE,
924db10bad9SBiju Das 			       BL2_END - BL2_BASE,
925db10bad9SBiju Das 			       BL2_RO_BASE, BL2_RO_LIMIT
926db10bad9SBiju Das #if USE_COHERENT_MEM
927db10bad9SBiju Das 			       , BL2_COHERENT_RAM_BASE, BL2_COHERENT_RAM_LIMIT
928db10bad9SBiju Das #endif /* USE_COHERENT_MEM */
929db10bad9SBiju Das 	    );
930db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE == 1 */
931db10bad9SBiju Das }
932db10bad9SBiju Das 
933db10bad9SBiju Das void bl2_platform_setup(void)
934db10bad9SBiju Das {
935db10bad9SBiju Das 	/*
936db10bad9SBiju Das 	 * Place holder for performing any platform initialization specific
937db10bad9SBiju Das 	 * to BL2.
938db10bad9SBiju Das 	 */
939db10bad9SBiju Das }
940db10bad9SBiju Das 
941db10bad9SBiju Das static void bl2_init_generic_timer(void)
942db10bad9SBiju Das {
943db10bad9SBiju Das 	uint32_t reg_cntfid;
944db10bad9SBiju Das 	uint32_t modemr;
945db10bad9SBiju Das 	uint32_t modemr_pll;
946db10bad9SBiju Das 	uint32_t pll_table[] = {
947db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_0,	/* MD14/MD13 : 0b00 */
948db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_1,	/* MD14/MD13 : 0b01 */
949db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_2,	/* MD14/MD13 : 0b10 */
950db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_3	/* MD14/MD13 : 0b11 */
951db10bad9SBiju Das 	};
952db10bad9SBiju Das 
953db10bad9SBiju Das 	modemr = mmio_read_32(RCAR_MODEMR);
954db10bad9SBiju Das 	modemr_pll = (modemr & MODEMR_BOOT_PLL_MASK);
955db10bad9SBiju Das 
956db10bad9SBiju Das 	/* Set frequency data in CNTFID0 */
957db10bad9SBiju Das 	reg_cntfid = pll_table[modemr_pll >> MODEMR_BOOT_PLL_SHIFT];
958db10bad9SBiju Das 
959db10bad9SBiju Das 	/* Update memory mapped and register based frequency */
960db10bad9SBiju Das 	write_cntfrq_el0((u_register_t)reg_cntfid);
961db10bad9SBiju Das 	mmio_write_32(ARM_SYS_CNTCTL_BASE + (uintptr_t)CNTFID_OFF, reg_cntfid);
962db10bad9SBiju Das 	/* Enable counter */
963db10bad9SBiju Das 	mmio_setbits_32(RCAR_CNTC_BASE + (uintptr_t)CNTCR_OFF,
964db10bad9SBiju Das 			(uint32_t)CNTCR_EN);
965db10bad9SBiju Das }
966