xref: /rk3399_ARM-atf/plat/renesas/rzg/bl2_plat_setup.c (revision 94a73ef330078b0d7cd1b5433a5a07d5cf976714)
1db10bad9SBiju Das /*
2db10bad9SBiju Das  * Copyright (c) 2020, Renesas Electronics Corporation. All rights reserved.
3db10bad9SBiju Das  *
4db10bad9SBiju Das  * SPDX-License-Identifier: BSD-3-Clause
5db10bad9SBiju Das  */
6db10bad9SBiju Das 
7db10bad9SBiju Das #include <string.h>
8db10bad9SBiju Das 
9db10bad9SBiju Das #include <arch_helpers.h>
10db10bad9SBiju Das #include <bl1/bl1.h>
11db10bad9SBiju Das #include <common/bl_common.h>
12db10bad9SBiju Das #include <common/debug.h>
13db10bad9SBiju Das #include <common/desc_image_load.h>
14db10bad9SBiju Das #include <drivers/console.h>
15db10bad9SBiju Das #include <drivers/io/io_driver.h>
16db10bad9SBiju Das #include <drivers/io/io_storage.h>
17db10bad9SBiju Das #include <libfdt.h>
18db10bad9SBiju Das #include <lib/mmio.h>
19db10bad9SBiju Das #include <lib/xlat_tables/xlat_tables_defs.h>
20db10bad9SBiju Das #include <platform_def.h>
21db10bad9SBiju Das #include <plat/common/platform.h>
22db10bad9SBiju Das 
23db10bad9SBiju Das #include "avs_driver.h"
24db10bad9SBiju Das #include "board.h"
25db10bad9SBiju Das #include "boot_init_dram.h"
26db10bad9SBiju Das #include "cpg_registers.h"
27db10bad9SBiju Das #include "emmc_def.h"
28db10bad9SBiju Das #include "emmc_hal.h"
29db10bad9SBiju Das #include "emmc_std.h"
30db10bad9SBiju Das #include "io_common.h"
31db10bad9SBiju Das #include "io_rcar.h"
32db10bad9SBiju Das #include "qos_init.h"
33db10bad9SBiju Das #include "rcar_def.h"
34db10bad9SBiju Das #include "rcar_private.h"
35db10bad9SBiju Das #include "rcar_version.h"
36db10bad9SBiju Das #include "rom_api.h"
37db10bad9SBiju Das 
38db10bad9SBiju Das #define MAX_DRAM_CHANNELS 4
39*94a73ef3SBiju Das /*
40*94a73ef3SBiju Das  * DDR ch0 has a shadow area mapped in 32bit address space.
41*94a73ef3SBiju Das  * Physical address 0x4_0000_0000 - 0x4_7fff_ffff in 64bit space
42*94a73ef3SBiju Das  * is mapped to 0x4000_0000 - 0xbfff_ffff in 32bit space.
43*94a73ef3SBiju Das  */
44*94a73ef3SBiju Das #define MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE 0x80000000ULL
45db10bad9SBiju Das 
46db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1
47db10bad9SBiju Das /*
48db10bad9SBiju Das  * Following symbols are only used during plat_arch_setup() only
49db10bad9SBiju Das  * when RCAR_BL2_DCACHE is enabled.
50db10bad9SBiju Das  */
51db10bad9SBiju Das static const uint64_t BL2_RO_BASE		= BL_CODE_BASE;
52db10bad9SBiju Das static const uint64_t BL2_RO_LIMIT		= BL_CODE_END;
53db10bad9SBiju Das 
54db10bad9SBiju Das #if USE_COHERENT_MEM
55db10bad9SBiju Das static const uint64_t BL2_COHERENT_RAM_BASE	= BL_COHERENT_RAM_BASE;
56db10bad9SBiju Das static const uint64_t BL2_COHERENT_RAM_LIMIT	= BL_COHERENT_RAM_END;
57db10bad9SBiju Das #endif /* USE_COHERENT_MEM */
58db10bad9SBiju Das 
59db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE */
60db10bad9SBiju Das 
61db10bad9SBiju Das extern void plat_rcar_gic_driver_init(void);
62db10bad9SBiju Das extern void plat_rcar_gic_init(void);
63db10bad9SBiju Das extern void bl2_enter_bl31(const struct entry_point_info *bl_ep_info);
64db10bad9SBiju Das extern void bl2_system_cpg_init(void);
65db10bad9SBiju Das extern void bl2_secure_setting(void);
66db10bad9SBiju Das extern void bl2_cpg_init(void);
67db10bad9SBiju Das extern void rcar_io_emmc_setup(void);
68db10bad9SBiju Das extern void rcar_io_setup(void);
69db10bad9SBiju Das extern void rcar_swdt_release(void);
70db10bad9SBiju Das extern void rcar_swdt_init(void);
71db10bad9SBiju Das extern void rcar_rpc_init(void);
72db10bad9SBiju Das extern void rcar_dma_init(void);
73db10bad9SBiju Das extern void rzg_pfc_init(void);
74db10bad9SBiju Das 
75db10bad9SBiju Das static void bl2_init_generic_timer(void);
76db10bad9SBiju Das 
77db10bad9SBiju Das /* RZ/G2 product check */
78db10bad9SBiju Das #if RCAR_LSI == RZ_G2M
79db10bad9SBiju Das #define TARGET_PRODUCT			PRR_PRODUCT_M3
80db10bad9SBiju Das #define TARGET_NAME			"RZ/G2M"
81db10bad9SBiju Das #elif RCAR_LSI == RCAR_AUTO
82db10bad9SBiju Das #define TARGET_NAME			"RZ/G2M"
83db10bad9SBiju Das #endif /* RCAR_LSI == RZ_G2M */
84db10bad9SBiju Das 
85db10bad9SBiju Das #define GPIO_INDT			(GPIO_INDT1)
86db10bad9SBiju Das #define GPIO_BKUP_TRG_SHIFT		(1U << 8U)
87db10bad9SBiju Das 
88db10bad9SBiju Das CASSERT((PARAMS_BASE + sizeof(bl2_to_bl31_params_mem_t) + 0x100)
89db10bad9SBiju Das 	 < (RCAR_SHARED_MEM_BASE + RCAR_SHARED_MEM_SIZE),
90db10bad9SBiju Das 	assert_bl31_params_do_not_fit_in_shared_memory);
91db10bad9SBiju Das 
92db10bad9SBiju Das static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
93db10bad9SBiju Das 
94db10bad9SBiju Das /* FDT with DRAM configuration */
95db10bad9SBiju Das uint64_t fdt_blob[PAGE_SIZE_4KB / sizeof(uint64_t)];
96db10bad9SBiju Das static void *fdt = (void *)fdt_blob;
97db10bad9SBiju Das 
98db10bad9SBiju Das static void unsigned_num_print(uint64_t unum, unsigned int radix, char *string)
99db10bad9SBiju Das {
100db10bad9SBiju Das 	/* Just need enough space to store 64 bit decimal integer */
101db10bad9SBiju Das 	char num_buf[20];
102db10bad9SBiju Das 	int i = 0;
103db10bad9SBiju Das 	unsigned int rem;
104db10bad9SBiju Das 
105db10bad9SBiju Das 	do {
106db10bad9SBiju Das 		rem = unum % radix;
107db10bad9SBiju Das 		if (rem < 0xaU) {
108db10bad9SBiju Das 			num_buf[i] = '0' + rem;
109db10bad9SBiju Das 		} else {
110db10bad9SBiju Das 			num_buf[i] = 'a' + (rem - 0xaU);
111db10bad9SBiju Das 		}
112db10bad9SBiju Das 		i++;
113db10bad9SBiju Das 		unum /= radix;
114db10bad9SBiju Das 	} while (unum > 0U);
115db10bad9SBiju Das 
116db10bad9SBiju Das 	while (--i >= 0) {
117db10bad9SBiju Das 		*string++ = num_buf[i];
118db10bad9SBiju Das 	}
119db10bad9SBiju Das 	*string = 0;
120db10bad9SBiju Das }
121db10bad9SBiju Das 
122db10bad9SBiju Das #if RCAR_LOSSY_ENABLE == 1
123db10bad9SBiju Das typedef struct bl2_lossy_info {
124db10bad9SBiju Das 	uint32_t magic;
125db10bad9SBiju Das 	uint32_t a0;
126db10bad9SBiju Das 	uint32_t b0;
127db10bad9SBiju Das } bl2_lossy_info_t;
128db10bad9SBiju Das 
129db10bad9SBiju Das static void bl2_lossy_gen_fdt(uint32_t no, uint64_t start_addr,
130db10bad9SBiju Das 			      uint64_t end_addr, uint32_t format,
131db10bad9SBiju Das 			      uint32_t enable, int fcnlnode)
132db10bad9SBiju Das {
133db10bad9SBiju Das 	const uint64_t fcnlsize = cpu_to_fdt64(end_addr - start_addr);
134db10bad9SBiju Das 	char nodename[40] = { 0 };
135db10bad9SBiju Das 	int ret, node;
136db10bad9SBiju Das 
137db10bad9SBiju Das 	/* Ignore undefined addresses */
138db10bad9SBiju Das 	if (start_addr == 0UL && end_addr == 0UL) {
139db10bad9SBiju Das 		return;
140db10bad9SBiju Das 	}
141db10bad9SBiju Das 
142db10bad9SBiju Das 	snprintf(nodename, sizeof(nodename), "lossy-decompression@");
143db10bad9SBiju Das 	unsigned_num_print(start_addr, 16, nodename + strlen(nodename));
144db10bad9SBiju Das 
145db10bad9SBiju Das 	node = ret = fdt_add_subnode(fdt, fcnlnode, nodename);
146db10bad9SBiju Das 	if (ret < 0) {
147db10bad9SBiju Das 		NOTICE("BL2: Cannot create FCNL node (ret=%i)\n", ret);
148db10bad9SBiju Das 		panic();
149db10bad9SBiju Das 	}
150db10bad9SBiju Das 
151db10bad9SBiju Das 	ret = fdt_setprop_string(fdt, node, "compatible",
152db10bad9SBiju Das 				 "renesas,lossy-decompression");
153db10bad9SBiju Das 	if (ret < 0) {
154db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL compat string %s (ret=%i)\n",
155db10bad9SBiju Das 		       "renesas,lossy-decompression", ret);
156db10bad9SBiju Das 		panic();
157db10bad9SBiju Das 	}
158db10bad9SBiju Das 
159db10bad9SBiju Das 	ret = fdt_appendprop_string(fdt, node, "compatible",
160db10bad9SBiju Das 				    "shared-dma-pool");
161db10bad9SBiju Das 	if (ret < 0) {
162db10bad9SBiju Das 		NOTICE("BL2: Cannot append FCNL compat string %s (ret=%i)\n",
163db10bad9SBiju Das 		       "shared-dma-pool", ret);
164db10bad9SBiju Das 		panic();
165db10bad9SBiju Das 	}
166db10bad9SBiju Das 
167db10bad9SBiju Das 	ret = fdt_setprop_u64(fdt, node, "reg", start_addr);
168db10bad9SBiju Das 	if (ret < 0) {
169db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL reg prop (ret=%i)\n", ret);
170db10bad9SBiju Das 		panic();
171db10bad9SBiju Das 	}
172db10bad9SBiju Das 
173db10bad9SBiju Das 	ret = fdt_appendprop(fdt, node, "reg", &fcnlsize, sizeof(fcnlsize));
174db10bad9SBiju Das 	if (ret < 0) {
175db10bad9SBiju Das 		NOTICE("BL2: Cannot append FCNL reg size prop (ret=%i)\n", ret);
176db10bad9SBiju Das 		panic();
177db10bad9SBiju Das 	}
178db10bad9SBiju Das 
179db10bad9SBiju Das 	ret = fdt_setprop(fdt, node, "no-map", NULL, 0);
180db10bad9SBiju Das 	if (ret < 0) {
181db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL no-map prop (ret=%i)\n", ret);
182db10bad9SBiju Das 		panic();
183db10bad9SBiju Das 	}
184db10bad9SBiju Das 
185db10bad9SBiju Das 	ret = fdt_setprop_u32(fdt, node, "renesas,formats", format);
186db10bad9SBiju Das 	if (ret < 0) {
187db10bad9SBiju Das 		NOTICE("BL2: Cannot add FCNL formats prop (ret=%i)\n", ret);
188db10bad9SBiju Das 		panic();
189db10bad9SBiju Das 	}
190db10bad9SBiju Das }
191db10bad9SBiju Das 
192db10bad9SBiju Das static void bl2_lossy_setting(uint32_t no, uint64_t start_addr,
193db10bad9SBiju Das 			      uint64_t end_addr, uint32_t format,
194db10bad9SBiju Das 			      uint32_t enable, int fcnlnode)
195db10bad9SBiju Das {
196db10bad9SBiju Das 	bl2_lossy_info_t info;
197db10bad9SBiju Das 	uint32_t reg;
198db10bad9SBiju Das 
199db10bad9SBiju Das 	bl2_lossy_gen_fdt(no, start_addr, end_addr, format, enable, fcnlnode);
200db10bad9SBiju Das 
201db10bad9SBiju Das 	reg = format | (start_addr >> 20);
202db10bad9SBiju Das 	mmio_write_32(AXI_DCMPAREACRA0 + 0x8U * no, reg);
203db10bad9SBiju Das 	mmio_write_32(AXI_DCMPAREACRB0 + 0x8U * no, end_addr >> 20);
204db10bad9SBiju Das 	mmio_write_32(AXI_DCMPAREACRA0 + 0x8U * no, reg | enable);
205db10bad9SBiju Das 
206db10bad9SBiju Das 	info.magic = 0x12345678U;
207db10bad9SBiju Das 	info.a0 = mmio_read_32(AXI_DCMPAREACRA0 + 0x8U * no);
208db10bad9SBiju Das 	info.b0 = mmio_read_32(AXI_DCMPAREACRB0 + 0x8U * no);
209db10bad9SBiju Das 
210db10bad9SBiju Das 	mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no, info.magic);
211db10bad9SBiju Das 	mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x4U, info.a0);
212db10bad9SBiju Das 	mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x8U, info.b0);
213db10bad9SBiju Das 
214db10bad9SBiju Das 	NOTICE("     Entry %d: DCMPAREACRAx:0x%x DCMPAREACRBx:0x%x\n", no,
215db10bad9SBiju Das 	       mmio_read_32(AXI_DCMPAREACRA0 + 0x8U * no),
216db10bad9SBiju Das 	       mmio_read_32(AXI_DCMPAREACRB0 + 0x8U * no));
217db10bad9SBiju Das }
218db10bad9SBiju Das #endif /* RCAR_LOSSY_ENABLE == 1 */
219db10bad9SBiju Das 
220db10bad9SBiju Das void bl2_plat_flush_bl31_params(void)
221db10bad9SBiju Das {
222db10bad9SBiju Das 	uint32_t product_cut, product, cut;
223db10bad9SBiju Das 	uint32_t boot_dev, boot_cpu;
224db10bad9SBiju Das 	uint32_t reg;
225db10bad9SBiju Das 
226db10bad9SBiju Das 	reg = mmio_read_32(RCAR_MODEMR);
227db10bad9SBiju Das 	boot_dev = reg & MODEMR_BOOT_DEV_MASK;
228db10bad9SBiju Das 
229db10bad9SBiju Das 	if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
230db10bad9SBiju Das 	    boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
231db10bad9SBiju Das 		emmc_terminate();
232db10bad9SBiju Das 	}
233db10bad9SBiju Das 
234db10bad9SBiju Das 	if ((reg & MODEMR_BOOT_CPU_MASK) != MODEMR_BOOT_CPU_CR7) {
235db10bad9SBiju Das 		bl2_secure_setting();
236db10bad9SBiju Das 	}
237db10bad9SBiju Das 
238db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
239db10bad9SBiju Das 	product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
240db10bad9SBiju Das 	product = reg & PRR_PRODUCT_MASK;
241db10bad9SBiju Das 	cut = reg & PRR_CUT_MASK;
242db10bad9SBiju Das 
243db10bad9SBiju Das 	if (!((product == PRR_PRODUCT_M3 && cut < PRR_PRODUCT_30) ||
244db10bad9SBiju Das 	      (product == PRR_PRODUCT_H3 && cut < PRR_PRODUCT_20))) {
245db10bad9SBiju Das 		/* Disable MFIS write protection */
246db10bad9SBiju Das 		mmio_write_32(MFISWPCNTR, MFISWPCNTR_PASSWORD | 1U);
247db10bad9SBiju Das 	}
248db10bad9SBiju Das 
249db10bad9SBiju Das 	reg = mmio_read_32(RCAR_MODEMR);
250db10bad9SBiju Das 	boot_cpu = reg & MODEMR_BOOT_CPU_MASK;
251db10bad9SBiju Das 	if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
252db10bad9SBiju Das 	    boot_cpu == MODEMR_BOOT_CPU_CA53) {
253db10bad9SBiju Das 		if (product_cut == PRR_PRODUCT_H3_CUT20) {
254db10bad9SBiju Das 			mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
255db10bad9SBiju Das 			mmio_write_32(IPMMUVI1_IMSCTLR, IMSCTLR_DISCACHE);
256db10bad9SBiju Das 			mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
257db10bad9SBiju Das 			mmio_write_32(IPMMUPV1_IMSCTLR, IMSCTLR_DISCACHE);
258db10bad9SBiju Das 			mmio_write_32(IPMMUPV2_IMSCTLR, IMSCTLR_DISCACHE);
259db10bad9SBiju Das 			mmio_write_32(IPMMUPV3_IMSCTLR, IMSCTLR_DISCACHE);
260db10bad9SBiju Das 		} else if (product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) ||
261db10bad9SBiju Das 			   product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11)) {
262db10bad9SBiju Das 			mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
263db10bad9SBiju Das 			mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
264db10bad9SBiju Das 		} else if ((product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) ||
265db10bad9SBiju Das 			   (product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_11))) {
266db10bad9SBiju Das 			mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
267db10bad9SBiju Das 			mmio_write_32(IPMMUVP0_IMSCTLR, IMSCTLR_DISCACHE);
268db10bad9SBiju Das 			mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
269db10bad9SBiju Das 		}
270db10bad9SBiju Das 
271db10bad9SBiju Das 		if (product_cut == (PRR_PRODUCT_H3_CUT20) ||
272db10bad9SBiju Das 		    product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) ||
273db10bad9SBiju Das 		    product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11) ||
274db10bad9SBiju Das 		    product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) {
275db10bad9SBiju Das 			mmio_write_32(IPMMUHC_IMSCTLR, IMSCTLR_DISCACHE);
276db10bad9SBiju Das 			mmio_write_32(IPMMURT_IMSCTLR, IMSCTLR_DISCACHE);
277db10bad9SBiju Das 			mmio_write_32(IPMMUMP_IMSCTLR, IMSCTLR_DISCACHE);
278db10bad9SBiju Das 
279db10bad9SBiju Das 			mmio_write_32(IPMMUDS0_IMSCTLR, IMSCTLR_DISCACHE);
280db10bad9SBiju Das 			mmio_write_32(IPMMUDS1_IMSCTLR, IMSCTLR_DISCACHE);
281db10bad9SBiju Das 		}
282db10bad9SBiju Das 	}
283db10bad9SBiju Das 
284db10bad9SBiju Das 	mmio_write_32(IPMMUMM_IMSCTLR, IPMMUMM_IMSCTLR_ENABLE);
285db10bad9SBiju Das 	mmio_write_32(IPMMUMM_IMAUXCTLR, IPMMUMM_IMAUXCTLR_NMERGE40_BIT);
286db10bad9SBiju Das 
287db10bad9SBiju Das 	rcar_swdt_release();
288db10bad9SBiju Das 	bl2_system_cpg_init();
289db10bad9SBiju Das 
290db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1
291db10bad9SBiju Das 	/* Disable data cache (clean and invalidate) */
292db10bad9SBiju Das 	disable_mmu_el3();
293db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE == 1 */
294db10bad9SBiju Das }
295db10bad9SBiju Das 
296db10bad9SBiju Das static uint32_t is_ddr_backup_mode(void)
297db10bad9SBiju Das {
298db10bad9SBiju Das #if RCAR_SYSTEM_SUSPEND
299db10bad9SBiju Das 	static uint32_t reason = RCAR_COLD_BOOT;
300db10bad9SBiju Das 	static uint32_t once;
301db10bad9SBiju Das 
302db10bad9SBiju Das 	if (once != 0U) {
303db10bad9SBiju Das 		return reason;
304db10bad9SBiju Das 	}
305db10bad9SBiju Das 
306db10bad9SBiju Das 	once = 1;
307db10bad9SBiju Das 	if ((mmio_read_32(GPIO_INDT) & GPIO_BKUP_TRG_SHIFT) == 0U) {
308db10bad9SBiju Das 		return reason;
309db10bad9SBiju Das 	}
310db10bad9SBiju Das 
311db10bad9SBiju Das 	reason = RCAR_WARM_BOOT;
312db10bad9SBiju Das 	return reason;
313db10bad9SBiju Das #else /* RCAR_SYSTEM_SUSPEND */
314db10bad9SBiju Das 	return RCAR_COLD_BOOT;
315db10bad9SBiju Das #endif /* RCAR_SYSTEM_SUSPEND */
316db10bad9SBiju Das }
317db10bad9SBiju Das 
318db10bad9SBiju Das int bl2_plat_handle_pre_image_load(unsigned int image_id)
319db10bad9SBiju Das {
320db10bad9SBiju Das 	u_register_t *boot_kind = (void *)BOOT_KIND_BASE;
321db10bad9SBiju Das 	bl_mem_params_node_t *bl_mem_params;
322db10bad9SBiju Das 
323db10bad9SBiju Das 	if (image_id != BL31_IMAGE_ID) {
324db10bad9SBiju Das 		return 0;
325db10bad9SBiju Das 	}
326db10bad9SBiju Das 
327db10bad9SBiju Das 	bl_mem_params = get_bl_mem_params_node(image_id);
328db10bad9SBiju Das 
329db10bad9SBiju Das 	if (is_ddr_backup_mode() != RCAR_COLD_BOOT) {
330db10bad9SBiju Das 		*boot_kind  = RCAR_WARM_BOOT;
331db10bad9SBiju Das 		flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind));
332db10bad9SBiju Das 
333db10bad9SBiju Das 		console_flush();
334db10bad9SBiju Das 		bl2_plat_flush_bl31_params();
335db10bad9SBiju Das 
336db10bad9SBiju Das 		/* will not return */
337db10bad9SBiju Das 		bl2_enter_bl31(&bl_mem_params->ep_info);
338db10bad9SBiju Das 	}
339db10bad9SBiju Das 
340db10bad9SBiju Das 	*boot_kind  = RCAR_COLD_BOOT;
341db10bad9SBiju Das 	flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind));
342db10bad9SBiju Das 
343db10bad9SBiju Das 	return 0;
344db10bad9SBiju Das }
345db10bad9SBiju Das 
346db10bad9SBiju Das static uint64_t rzg_get_dest_addr_from_cert(uint32_t certid, uintptr_t *dest)
347db10bad9SBiju Das {
348db10bad9SBiju Das 	uint32_t cert, len;
349db10bad9SBiju Das 	int err;
350db10bad9SBiju Das 
351db10bad9SBiju Das 	err = rcar_get_certificate(certid, &cert);
352db10bad9SBiju Das 	if (err != 0) {
353db10bad9SBiju Das 		ERROR("%s : cert file load error", __func__);
354db10bad9SBiju Das 		return 1U;
355db10bad9SBiju Das 	}
356db10bad9SBiju Das 
357db10bad9SBiju Das 	rcar_read_certificate((uint64_t)cert, &len, dest);
358db10bad9SBiju Das 
359db10bad9SBiju Das 	return 0U;
360db10bad9SBiju Das }
361db10bad9SBiju Das 
362db10bad9SBiju Das int bl2_plat_handle_post_image_load(unsigned int image_id)
363db10bad9SBiju Das {
364db10bad9SBiju Das 	static bl2_to_bl31_params_mem_t *params;
365db10bad9SBiju Das 	bl_mem_params_node_t *bl_mem_params;
366db10bad9SBiju Das 	uintptr_t dest;
367db10bad9SBiju Das 	uint64_t ret;
368db10bad9SBiju Das 
369db10bad9SBiju Das 	if (params == NULL) {
370db10bad9SBiju Das 		params = (bl2_to_bl31_params_mem_t *)PARAMS_BASE;
371db10bad9SBiju Das 		memset((void *)PARAMS_BASE, 0, sizeof(*params));
372db10bad9SBiju Das 	}
373db10bad9SBiju Das 
374db10bad9SBiju Das 	bl_mem_params = get_bl_mem_params_node(image_id);
375db10bad9SBiju Das 
376db10bad9SBiju Das 	switch (image_id) {
377db10bad9SBiju Das 	case BL31_IMAGE_ID:
378db10bad9SBiju Das 		ret = rzg_get_dest_addr_from_cert(SOC_FW_CONTENT_CERT_ID,
379db10bad9SBiju Das 						  &dest);
380db10bad9SBiju Das 		if (ret == 0U) {
381db10bad9SBiju Das 			bl_mem_params->image_info.image_base = dest;
382db10bad9SBiju Das 		}
383db10bad9SBiju Das 		break;
384db10bad9SBiju Das 	case BL32_IMAGE_ID:
385db10bad9SBiju Das 		ret = rzg_get_dest_addr_from_cert(TRUSTED_OS_FW_CONTENT_CERT_ID,
386db10bad9SBiju Das 						  &dest);
387db10bad9SBiju Das 		if (ret == 0U) {
388db10bad9SBiju Das 			bl_mem_params->image_info.image_base = dest;
389db10bad9SBiju Das 		}
390db10bad9SBiju Das 
391db10bad9SBiju Das 		memcpy(&params->bl32_ep_info, &bl_mem_params->ep_info,
392db10bad9SBiju Das 		       sizeof(entry_point_info_t));
393db10bad9SBiju Das 		break;
394db10bad9SBiju Das 	case BL33_IMAGE_ID:
395db10bad9SBiju Das 		memcpy(&params->bl33_ep_info, &bl_mem_params->ep_info,
396db10bad9SBiju Das 		       sizeof(entry_point_info_t));
397db10bad9SBiju Das 		break;
398db10bad9SBiju Das 	default:
399db10bad9SBiju Das 		break;
400db10bad9SBiju Das 	}
401db10bad9SBiju Das 
402db10bad9SBiju Das 	return 0;
403db10bad9SBiju Das }
404db10bad9SBiju Das 
405db10bad9SBiju Das struct meminfo *bl2_plat_sec_mem_layout(void)
406db10bad9SBiju Das {
407db10bad9SBiju Das 	return &bl2_tzram_layout;
408db10bad9SBiju Das }
409db10bad9SBiju Das 
410db10bad9SBiju Das static void bl2_populate_compatible_string(void *dt)
411db10bad9SBiju Das {
412db10bad9SBiju Das 	uint32_t board_type;
413db10bad9SBiju Das 	uint32_t board_rev;
414db10bad9SBiju Das 	uint32_t reg;
415db10bad9SBiju Das 	int ret;
416db10bad9SBiju Das 
417db10bad9SBiju Das 	fdt_setprop_u32(dt, 0, "#address-cells", 2);
418db10bad9SBiju Das 	fdt_setprop_u32(dt, 0, "#size-cells", 2);
419db10bad9SBiju Das 
420db10bad9SBiju Das 	/* Populate compatible string */
421db10bad9SBiju Das 	rzg_get_board_type(&board_type, &board_rev);
422db10bad9SBiju Das 	switch (board_type) {
423db10bad9SBiju Das 	case BOARD_HIHOPE_RZ_G2M:
424db10bad9SBiju Das 		ret = fdt_setprop_string(dt, 0, "compatible",
425db10bad9SBiju Das 					 "hoperun,hihope-rzg2m");
426db10bad9SBiju Das 		break;
427db10bad9SBiju Das 	default:
428db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string, board unsupported\n");
429db10bad9SBiju Das 		panic();
430db10bad9SBiju Das 		break;
431db10bad9SBiju Das 	}
432db10bad9SBiju Das 
433db10bad9SBiju Das 	if (ret < 0) {
434db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret);
435db10bad9SBiju Das 		panic();
436db10bad9SBiju Das 	}
437db10bad9SBiju Das 
438db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
439db10bad9SBiju Das 	switch (reg & PRR_PRODUCT_MASK) {
440db10bad9SBiju Das 	case PRR_PRODUCT_M3:
441db10bad9SBiju Das 		ret = fdt_appendprop_string(dt, 0, "compatible",
442db10bad9SBiju Das 					    "renesas,r8a774a1");
443db10bad9SBiju Das 		break;
444db10bad9SBiju Das 	default:
445db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string, SoC unsupported\n");
446db10bad9SBiju Das 		panic();
447db10bad9SBiju Das 		break;
448db10bad9SBiju Das 	}
449db10bad9SBiju Das 
450db10bad9SBiju Das 	if (ret < 0) {
451db10bad9SBiju Das 		NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret);
452db10bad9SBiju Das 		panic();
453db10bad9SBiju Das 	}
454db10bad9SBiju Das }
455db10bad9SBiju Das 
456*94a73ef3SBiju Das static int bl2_add_memory_node(uint64_t start, uint64_t size)
457db10bad9SBiju Das {
458db10bad9SBiju Das 	char nodename[32] = { 0 };
459db10bad9SBiju Das 	uint64_t fdtsize;
460*94a73ef3SBiju Das 	int ret, node;
461*94a73ef3SBiju Das 
462*94a73ef3SBiju Das 	fdtsize = cpu_to_fdt64(size);
463*94a73ef3SBiju Das 
464*94a73ef3SBiju Das 	snprintf(nodename, sizeof(nodename), "memory@");
465*94a73ef3SBiju Das 	unsigned_num_print(start, 16, nodename + strlen(nodename));
466*94a73ef3SBiju Das 	node = ret = fdt_add_subnode(fdt, 0, nodename);
467*94a73ef3SBiju Das 	if (ret < 0) {
468*94a73ef3SBiju Das 		return ret;
469*94a73ef3SBiju Das 	}
470*94a73ef3SBiju Das 
471*94a73ef3SBiju Das 	ret = fdt_setprop_string(fdt, node, "device_type", "memory");
472*94a73ef3SBiju Das 	if (ret < 0) {
473*94a73ef3SBiju Das 		return ret;
474*94a73ef3SBiju Das 	}
475*94a73ef3SBiju Das 
476*94a73ef3SBiju Das 	ret = fdt_setprop_u64(fdt, node, "reg", start);
477*94a73ef3SBiju Das 	if (ret < 0) {
478*94a73ef3SBiju Das 		return ret;
479*94a73ef3SBiju Das 	}
480*94a73ef3SBiju Das 
481*94a73ef3SBiju Das 	return fdt_appendprop(fdt, node, "reg", &fdtsize, sizeof(fdtsize));
482*94a73ef3SBiju Das }
483*94a73ef3SBiju Das 
484*94a73ef3SBiju Das static void bl2_advertise_dram_entries(uint64_t dram_config[8])
485*94a73ef3SBiju Das {
486*94a73ef3SBiju Das 	uint64_t start, size;
487*94a73ef3SBiju Das 	int ret, chan;
488db10bad9SBiju Das 
489db10bad9SBiju Das 	for (chan = 0; chan < MAX_DRAM_CHANNELS; chan++) {
490db10bad9SBiju Das 		start = dram_config[2 * chan];
491db10bad9SBiju Das 		size = dram_config[2 * chan + 1];
492db10bad9SBiju Das 		if (size == 0U) {
493db10bad9SBiju Das 			continue;
494db10bad9SBiju Das 		}
495db10bad9SBiju Das 
496db10bad9SBiju Das 		NOTICE("BL2: CH%d: %llx - %llx, %lld %siB\n",
497db10bad9SBiju Das 		       chan, start, start + size - 1U,
498db10bad9SBiju Das 		       (size >> 30) ? : size >> 20,
499db10bad9SBiju Das 		       (size >> 30) ? "G" : "M");
500db10bad9SBiju Das 	}
501db10bad9SBiju Das 
502db10bad9SBiju Das 	/*
503db10bad9SBiju Das 	 * We add the DT nodes in reverse order here. The fdt_add_subnode()
504db10bad9SBiju Das 	 * adds the DT node before the first existing DT node, so we have
505db10bad9SBiju Das 	 * to add them in reverse order to get nodes sorted by address in
506db10bad9SBiju Das 	 * the resulting DT.
507db10bad9SBiju Das 	 */
508db10bad9SBiju Das 	for (chan = MAX_DRAM_CHANNELS - 1; chan >= 0; chan--) {
509db10bad9SBiju Das 		start = dram_config[2 * chan];
510db10bad9SBiju Das 		size = dram_config[2 * chan + 1];
511db10bad9SBiju Das 		if (size == 0U) {
512db10bad9SBiju Das 			continue;
513db10bad9SBiju Das 		}
514db10bad9SBiju Das 
515db10bad9SBiju Das 		/*
516db10bad9SBiju Das 		 * Channel 0 is mapped in 32bit space and the first
517db10bad9SBiju Das 		 * 128 MiB are reserved
518db10bad9SBiju Das 		 */
519db10bad9SBiju Das 		if (chan == 0) {
520*94a73ef3SBiju Das 			/*
521*94a73ef3SBiju Das 			 * Maximum DDR size in Channel 0 for 32 bit space is 2GB, Add DT node
522*94a73ef3SBiju Das 			 * for remaining region in 64 bit address space
523*94a73ef3SBiju Das 			 */
524*94a73ef3SBiju Das 			if (size > MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE) {
525*94a73ef3SBiju Das 				start = dram_config[chan] + MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE;
526*94a73ef3SBiju Das 				size -= MAX_DRAM_SIZE_CH0_32BIT_ADDR_SPACE;
527*94a73ef3SBiju Das 				ret = bl2_add_memory_node(start, size);
528*94a73ef3SBiju Das 				if (ret < 0) {
529*94a73ef3SBiju Das 					goto err;
530*94a73ef3SBiju Das 				}
531*94a73ef3SBiju Das 			}
532db10bad9SBiju Das 			start = 0x48000000U;
533db10bad9SBiju Das 			size -= 0x8000000U;
534db10bad9SBiju Das 		}
535db10bad9SBiju Das 
536*94a73ef3SBiju Das 		ret = bl2_add_memory_node(start, size);
537db10bad9SBiju Das 		if (ret < 0) {
538db10bad9SBiju Das 			goto err;
539db10bad9SBiju Das 		}
540db10bad9SBiju Das 	}
541db10bad9SBiju Das 
542db10bad9SBiju Das 	return;
543db10bad9SBiju Das err:
544db10bad9SBiju Das 	NOTICE("BL2: Cannot add memory node to FDT (ret=%i)\n", ret);
545db10bad9SBiju Das 	panic();
546db10bad9SBiju Das }
547db10bad9SBiju Das 
548db10bad9SBiju Das static void bl2_advertise_dram_size(uint32_t product)
549db10bad9SBiju Das {
550db10bad9SBiju Das 	uint64_t dram_config[8] = {
551db10bad9SBiju Das 		[0] = 0x400000000ULL,
552db10bad9SBiju Das 		[2] = 0x500000000ULL,
553db10bad9SBiju Das 		[4] = 0x600000000ULL,
554db10bad9SBiju Das 		[6] = 0x700000000ULL,
555db10bad9SBiju Das 	};
556db10bad9SBiju Das 
557db10bad9SBiju Das 	switch (product) {
558db10bad9SBiju Das 	case PRR_PRODUCT_M3:
559db10bad9SBiju Das 		/* 4GB(2GBx2 2ch split) */
560db10bad9SBiju Das 		dram_config[1] = 0x80000000ULL;
561db10bad9SBiju Das 		dram_config[5] = 0x80000000ULL;
562db10bad9SBiju Das 		break;
563db10bad9SBiju Das 	default:
564db10bad9SBiju Das 		NOTICE("BL2: Detected invalid DRAM entries\n");
565db10bad9SBiju Das 		break;
566db10bad9SBiju Das 	}
567db10bad9SBiju Das 
568db10bad9SBiju Das 	bl2_advertise_dram_entries(dram_config);
569db10bad9SBiju Das }
570db10bad9SBiju Das 
571db10bad9SBiju Das void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2,
572db10bad9SBiju Das 				  u_register_t arg3, u_register_t arg4)
573db10bad9SBiju Das {
574db10bad9SBiju Das 	uint32_t reg, midr, boot_dev, boot_cpu, type, rev;
575db10bad9SBiju Das 	uint32_t product, product_cut, major, minor;
576db10bad9SBiju Das 	int32_t ret;
577db10bad9SBiju Das 	const char *str;
578db10bad9SBiju Das 	const char *unknown = "unknown";
579db10bad9SBiju Das 	const char *cpu_ca57 = "CA57";
580db10bad9SBiju Das 	const char *cpu_ca53 = "CA53";
581db10bad9SBiju Das 	const char *product_g2m = "G2M";
582db10bad9SBiju Das 	const char *boot_hyper80 = "HyperFlash(80MHz)";
583db10bad9SBiju Das 	const char *boot_qspi40 = "QSPI Flash(40MHz)";
584db10bad9SBiju Das 	const char *boot_qspi80 = "QSPI Flash(80MHz)";
585db10bad9SBiju Das 	const char *boot_emmc25x1 = "eMMC(25MHz x1)";
586db10bad9SBiju Das 	const char *boot_emmc50x8 = "eMMC(50MHz x8)";
587db10bad9SBiju Das 	const char *boot_hyper160 = "HyperFlash(160MHz)";
588db10bad9SBiju Das #if RZG_LCS_STATE_DETECTION_ENABLE
589db10bad9SBiju Das 	uint32_t lcs;
590db10bad9SBiju Das 	const char *lcs_secure = "SE";
591db10bad9SBiju Das 	const char *lcs_cm = "CM";
592db10bad9SBiju Das 	const char *lcs_dm = "DM";
593db10bad9SBiju Das 	const char *lcs_sd = "SD";
594db10bad9SBiju Das 	const char *lcs_fa = "FA";
595db10bad9SBiju Das #endif /* RZG_LCS_STATE_DETECTION_ENABLE */
596db10bad9SBiju Das 
597db10bad9SBiju Das #if (RCAR_LOSSY_ENABLE == 1)
598db10bad9SBiju Das 	int fcnlnode;
599db10bad9SBiju Das #endif /* (RCAR_LOSSY_ENABLE == 1) */
600db10bad9SBiju Das 
601db10bad9SBiju Das 	bl2_init_generic_timer();
602db10bad9SBiju Das 
603db10bad9SBiju Das 	reg = mmio_read_32(RCAR_MODEMR);
604db10bad9SBiju Das 	boot_dev = reg & MODEMR_BOOT_DEV_MASK;
605db10bad9SBiju Das 	boot_cpu = reg & MODEMR_BOOT_CPU_MASK;
606db10bad9SBiju Das 
607db10bad9SBiju Das 	bl2_cpg_init();
608db10bad9SBiju Das 
609db10bad9SBiju Das 	if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
610db10bad9SBiju Das 	    boot_cpu == MODEMR_BOOT_CPU_CA53) {
611db10bad9SBiju Das 		rzg_pfc_init();
612db10bad9SBiju Das 		rcar_console_boot_init();
613db10bad9SBiju Das 	}
614db10bad9SBiju Das 
615db10bad9SBiju Das 	plat_rcar_gic_driver_init();
616db10bad9SBiju Das 	plat_rcar_gic_init();
617db10bad9SBiju Das 	rcar_swdt_init();
618db10bad9SBiju Das 
619db10bad9SBiju Das 	/* FIQ interrupts are taken to EL3 */
620db10bad9SBiju Das 	write_scr_el3(read_scr_el3() | SCR_FIQ_BIT);
621db10bad9SBiju Das 
622db10bad9SBiju Das 	write_daifclr(DAIF_FIQ_BIT);
623db10bad9SBiju Das 
624db10bad9SBiju Das 	reg = read_midr();
625db10bad9SBiju Das 	midr = reg & (MIDR_PN_MASK << MIDR_PN_SHIFT);
626db10bad9SBiju Das 	switch (midr) {
627db10bad9SBiju Das 	case MIDR_CA57:
628db10bad9SBiju Das 		str = cpu_ca57;
629db10bad9SBiju Das 		break;
630db10bad9SBiju Das 	case MIDR_CA53:
631db10bad9SBiju Das 		str = cpu_ca53;
632db10bad9SBiju Das 		break;
633db10bad9SBiju Das 	default:
634db10bad9SBiju Das 		str = unknown;
635db10bad9SBiju Das 		break;
636db10bad9SBiju Das 	}
637db10bad9SBiju Das 
638db10bad9SBiju Das 	NOTICE("BL2: RZ/G2 Initial Program Loader(%s) Rev.%s\n", str,
639db10bad9SBiju Das 	       version_of_renesas);
640db10bad9SBiju Das 
641db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
642db10bad9SBiju Das 	product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
643db10bad9SBiju Das 	product = reg & PRR_PRODUCT_MASK;
644db10bad9SBiju Das 
645db10bad9SBiju Das 	switch (product) {
646db10bad9SBiju Das 	case PRR_PRODUCT_M3:
647db10bad9SBiju Das 		str = product_g2m;
648db10bad9SBiju Das 		break;
649db10bad9SBiju Das 	default:
650db10bad9SBiju Das 		str = unknown;
651db10bad9SBiju Das 		break;
652db10bad9SBiju Das 	}
653db10bad9SBiju Das 
654db10bad9SBiju Das 	if ((product == PRR_PRODUCT_M3) &&
655db10bad9SBiju Das 	    ((reg & RCAR_MAJOR_MASK) == PRR_PRODUCT_20)) {
656db10bad9SBiju Das 		if ((reg & PRR_CUT_MASK) == RCAR_M3_CUT_VER11) {
657db10bad9SBiju Das 			/* M3 Ver.1.1 or Ver.1.2 */
658db10bad9SBiju Das 			NOTICE("BL2: PRR is RZ/%s Ver.1.1 / Ver.1.2\n", str);
659db10bad9SBiju Das 		} else {
660db10bad9SBiju Das 			NOTICE("BL2: PRR is RZ/%s Ver.1.%d\n", str,
661db10bad9SBiju Das 				(reg & RCAR_MINOR_MASK) + RCAR_M3_MINOR_OFFSET);
662db10bad9SBiju Das 		}
663db10bad9SBiju Das 	} else {
664db10bad9SBiju Das 		major = (reg & RCAR_MAJOR_MASK) >> RCAR_MAJOR_SHIFT;
665db10bad9SBiju Das 		major = major + RCAR_MAJOR_OFFSET;
666db10bad9SBiju Das 		minor = reg & RCAR_MINOR_MASK;
667db10bad9SBiju Das 		NOTICE("BL2: PRR is RZ/%s Ver.%d.%d\n", str, major, minor);
668db10bad9SBiju Das 	}
669db10bad9SBiju Das 
670db10bad9SBiju Das 	rzg_get_board_type(&type, &rev);
671db10bad9SBiju Das 
672db10bad9SBiju Das 	switch (type) {
673db10bad9SBiju Das 	case BOARD_HIHOPE_RZ_G2M:
674db10bad9SBiju Das 		break;
675db10bad9SBiju Das 	default:
676db10bad9SBiju Das 		type = BOARD_UNKNOWN;
677db10bad9SBiju Das 		break;
678db10bad9SBiju Das 	}
679db10bad9SBiju Das 
680db10bad9SBiju Das 	if (type == BOARD_UNKNOWN || rev == BOARD_REV_UNKNOWN) {
681db10bad9SBiju Das 		NOTICE("BL2: Board is %s Rev.---\n", GET_BOARD_NAME(type));
682db10bad9SBiju Das 	} else {
683db10bad9SBiju Das 		NOTICE("BL2: Board is %s Rev.%d.%d\n",
684db10bad9SBiju Das 		       GET_BOARD_NAME(type),
685db10bad9SBiju Das 		       GET_BOARD_MAJOR(rev), GET_BOARD_MINOR(rev));
686db10bad9SBiju Das 	}
687db10bad9SBiju Das 
688db10bad9SBiju Das #if RCAR_LSI != RCAR_AUTO
689db10bad9SBiju Das 	if (product != TARGET_PRODUCT) {
690db10bad9SBiju Das 		ERROR("BL2: IPL was been built for the %s.\n", TARGET_NAME);
691db10bad9SBiju Das 		ERROR("BL2: Please write the correct IPL to flash memory.\n");
692db10bad9SBiju Das 		panic();
693db10bad9SBiju Das 	}
694db10bad9SBiju Das #endif /* RCAR_LSI != RCAR_AUTO */
695db10bad9SBiju Das 	rcar_avs_init();
696db10bad9SBiju Das 	rcar_avs_setting();
697db10bad9SBiju Das 
698db10bad9SBiju Das 	switch (boot_dev) {
699db10bad9SBiju Das 	case MODEMR_BOOT_DEV_HYPERFLASH160:
700db10bad9SBiju Das 		str = boot_hyper160;
701db10bad9SBiju Das 		break;
702db10bad9SBiju Das 	case MODEMR_BOOT_DEV_HYPERFLASH80:
703db10bad9SBiju Das 		str = boot_hyper80;
704db10bad9SBiju Das 		break;
705db10bad9SBiju Das 	case MODEMR_BOOT_DEV_QSPI_FLASH40:
706db10bad9SBiju Das 		str = boot_qspi40;
707db10bad9SBiju Das 		break;
708db10bad9SBiju Das 	case MODEMR_BOOT_DEV_QSPI_FLASH80:
709db10bad9SBiju Das 		str = boot_qspi80;
710db10bad9SBiju Das 		break;
711db10bad9SBiju Das 	case MODEMR_BOOT_DEV_EMMC_25X1:
712db10bad9SBiju Das 		str = boot_emmc25x1;
713db10bad9SBiju Das 		break;
714db10bad9SBiju Das 	case MODEMR_BOOT_DEV_EMMC_50X8:
715db10bad9SBiju Das 		str = boot_emmc50x8;
716db10bad9SBiju Das 		break;
717db10bad9SBiju Das 	default:
718db10bad9SBiju Das 		str = unknown;
719db10bad9SBiju Das 		break;
720db10bad9SBiju Das 	}
721db10bad9SBiju Das 	NOTICE("BL2: Boot device is %s\n", str);
722db10bad9SBiju Das 
723db10bad9SBiju Das 	rcar_avs_setting();
724db10bad9SBiju Das 
725db10bad9SBiju Das #if RZG_LCS_STATE_DETECTION_ENABLE
726db10bad9SBiju Das 	reg = rcar_rom_get_lcs(&lcs);
727db10bad9SBiju Das 	if (reg != 0U) {
728db10bad9SBiju Das 		str = unknown;
729db10bad9SBiju Das 		goto lcm_state;
730db10bad9SBiju Das 	}
731db10bad9SBiju Das 
732db10bad9SBiju Das 	switch (lcs) {
733db10bad9SBiju Das 	case LCS_CM:
734db10bad9SBiju Das 		str = lcs_cm;
735db10bad9SBiju Das 		break;
736db10bad9SBiju Das 	case LCS_DM:
737db10bad9SBiju Das 		str = lcs_dm;
738db10bad9SBiju Das 		break;
739db10bad9SBiju Das 	case LCS_SD:
740db10bad9SBiju Das 		str = lcs_sd;
741db10bad9SBiju Das 		break;
742db10bad9SBiju Das 	case LCS_SE:
743db10bad9SBiju Das 		str = lcs_secure;
744db10bad9SBiju Das 		break;
745db10bad9SBiju Das 	case LCS_FA:
746db10bad9SBiju Das 		str = lcs_fa;
747db10bad9SBiju Das 		break;
748db10bad9SBiju Das 	default:
749db10bad9SBiju Das 		str = unknown;
750db10bad9SBiju Das 		break;
751db10bad9SBiju Das 	}
752db10bad9SBiju Das 
753db10bad9SBiju Das lcm_state:
754db10bad9SBiju Das 	NOTICE("BL2: LCM state is %s\n", str);
755db10bad9SBiju Das #endif /* RZG_LCS_STATE_DETECTION_ENABLE */
756db10bad9SBiju Das 
757db10bad9SBiju Das 	rcar_avs_end();
758db10bad9SBiju Das 	is_ddr_backup_mode();
759db10bad9SBiju Das 
760db10bad9SBiju Das 	bl2_tzram_layout.total_base = BL31_BASE;
761db10bad9SBiju Das 	bl2_tzram_layout.total_size = BL31_LIMIT - BL31_BASE;
762db10bad9SBiju Das 
763db10bad9SBiju Das 	if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
764db10bad9SBiju Das 	    boot_cpu == MODEMR_BOOT_CPU_CA53) {
765db10bad9SBiju Das 		ret = rzg_dram_init();
766db10bad9SBiju Das 		if (ret != 0) {
767db10bad9SBiju Das 			NOTICE("BL2: Failed to DRAM initialize (%d).\n", ret);
768db10bad9SBiju Das 			panic();
769db10bad9SBiju Das 		}
770db10bad9SBiju Das 		rzg_qos_init();
771db10bad9SBiju Das 	}
772db10bad9SBiju Das 
773db10bad9SBiju Das 	/* Set up FDT */
774db10bad9SBiju Das 	ret = fdt_create_empty_tree(fdt, sizeof(fdt_blob));
775db10bad9SBiju Das 	if (ret != 0) {
776db10bad9SBiju Das 		NOTICE("BL2: Cannot allocate FDT for U-Boot (ret=%i)\n", ret);
777db10bad9SBiju Das 		panic();
778db10bad9SBiju Das 	}
779db10bad9SBiju Das 
780db10bad9SBiju Das 	/* Add platform compatible string */
781db10bad9SBiju Das 	bl2_populate_compatible_string(fdt);
782db10bad9SBiju Das 
783db10bad9SBiju Das 	/* Print DRAM layout */
784db10bad9SBiju Das 	bl2_advertise_dram_size(product);
785db10bad9SBiju Das 
786db10bad9SBiju Das 	if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
787db10bad9SBiju Das 	    boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
788db10bad9SBiju Das 		if (rcar_emmc_init() != EMMC_SUCCESS) {
789db10bad9SBiju Das 			NOTICE("BL2: Failed to eMMC driver initialize.\n");
790db10bad9SBiju Das 			panic();
791db10bad9SBiju Das 		}
792db10bad9SBiju Das 		rcar_emmc_memcard_power(EMMC_POWER_ON);
793db10bad9SBiju Das 		if (rcar_emmc_mount() != EMMC_SUCCESS) {
794db10bad9SBiju Das 			NOTICE("BL2: Failed to eMMC mount operation.\n");
795db10bad9SBiju Das 			panic();
796db10bad9SBiju Das 		}
797db10bad9SBiju Das 	} else {
798db10bad9SBiju Das 		rcar_rpc_init();
799db10bad9SBiju Das 		rcar_dma_init();
800db10bad9SBiju Das 	}
801db10bad9SBiju Das 
802db10bad9SBiju Das 	reg = mmio_read_32(RST_WDTRSTCR);
803db10bad9SBiju Das 	reg &= ~WDTRSTCR_RWDT_RSTMSK;
804db10bad9SBiju Das 	reg |= WDTRSTCR_PASSWORD;
805db10bad9SBiju Das 	mmio_write_32(RST_WDTRSTCR, reg);
806db10bad9SBiju Das 
807db10bad9SBiju Das 	mmio_write_32(CPG_CPGWPR, CPGWPR_PASSWORD);
808db10bad9SBiju Das 	mmio_write_32(CPG_CPGWPCR, CPGWPCR_PASSWORD);
809db10bad9SBiju Das 
810db10bad9SBiju Das 	reg = mmio_read_32(RCAR_PRR);
811db10bad9SBiju Das 	if ((reg & RCAR_CPU_MASK_CA57) == RCAR_CPU_HAVE_CA57) {
812db10bad9SBiju Das 		mmio_write_32(CPG_CA57DBGRCR,
813db10bad9SBiju Das 			      DBGCPUPREN | mmio_read_32(CPG_CA57DBGRCR));
814db10bad9SBiju Das 	}
815db10bad9SBiju Das 
816db10bad9SBiju Das 	if ((reg & RCAR_CPU_MASK_CA53) == RCAR_CPU_HAVE_CA53) {
817db10bad9SBiju Das 		mmio_write_32(CPG_CA53DBGRCR,
818db10bad9SBiju Das 			      DBGCPUPREN | mmio_read_32(CPG_CA53DBGRCR));
819db10bad9SBiju Das 	}
820db10bad9SBiju Das 
821db10bad9SBiju Das 	if (product_cut == PRR_PRODUCT_H3_CUT10) {
822db10bad9SBiju Das 		reg = mmio_read_32(CPG_PLL2CR);
823db10bad9SBiju Das 		reg &= ~((uint32_t)1 << 5);
824db10bad9SBiju Das 		mmio_write_32(CPG_PLL2CR, reg);
825db10bad9SBiju Das 
826db10bad9SBiju Das 		reg = mmio_read_32(CPG_PLL4CR);
827db10bad9SBiju Das 		reg &= ~((uint32_t)1 << 5);
828db10bad9SBiju Das 		mmio_write_32(CPG_PLL4CR, reg);
829db10bad9SBiju Das 
830db10bad9SBiju Das 		reg = mmio_read_32(CPG_PLL0CR);
831db10bad9SBiju Das 		reg &= ~((uint32_t)1 << 12);
832db10bad9SBiju Das 		mmio_write_32(CPG_PLL0CR, reg);
833db10bad9SBiju Das 	}
834db10bad9SBiju Das #if (RCAR_LOSSY_ENABLE == 1)
835db10bad9SBiju Das 	NOTICE("BL2: Lossy Decomp areas\n");
836db10bad9SBiju Das 
837db10bad9SBiju Das 	fcnlnode = fdt_add_subnode(fdt, 0, "reserved-memory");
838db10bad9SBiju Das 	if (fcnlnode < 0) {
839db10bad9SBiju Das 		NOTICE("BL2: Cannot create reserved mem node (ret=%i)\n",
840db10bad9SBiju Das 		       fcnlnode);
841db10bad9SBiju Das 		panic();
842db10bad9SBiju Das 	}
843db10bad9SBiju Das 
844db10bad9SBiju Das 	bl2_lossy_setting(0, LOSSY_ST_ADDR0, LOSSY_END_ADDR0,
845db10bad9SBiju Das 			  LOSSY_FMT0, LOSSY_ENA_DIS0, fcnlnode);
846db10bad9SBiju Das 	bl2_lossy_setting(1, LOSSY_ST_ADDR1, LOSSY_END_ADDR1,
847db10bad9SBiju Das 			  LOSSY_FMT1, LOSSY_ENA_DIS1, fcnlnode);
848db10bad9SBiju Das 	bl2_lossy_setting(2, LOSSY_ST_ADDR2, LOSSY_END_ADDR2,
849db10bad9SBiju Das 			  LOSSY_FMT2, LOSSY_ENA_DIS2, fcnlnode);
850db10bad9SBiju Das #endif /* RCAR_LOSSY_ENABLE */
851db10bad9SBiju Das 
852db10bad9SBiju Das 	fdt_pack(fdt);
853db10bad9SBiju Das 	NOTICE("BL2: FDT at %p\n", fdt);
854db10bad9SBiju Das 
855db10bad9SBiju Das 	if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
856db10bad9SBiju Das 	    boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
857db10bad9SBiju Das 		rcar_io_emmc_setup();
858db10bad9SBiju Das 	} else {
859db10bad9SBiju Das 		rcar_io_setup();
860db10bad9SBiju Das 	}
861db10bad9SBiju Das }
862db10bad9SBiju Das 
863db10bad9SBiju Das void bl2_el3_plat_arch_setup(void)
864db10bad9SBiju Das {
865db10bad9SBiju Das #if RCAR_BL2_DCACHE == 1
866db10bad9SBiju Das 	NOTICE("BL2: D-Cache enable\n");
867db10bad9SBiju Das 	rcar_configure_mmu_el3(BL2_BASE,
868db10bad9SBiju Das 			       BL2_END - BL2_BASE,
869db10bad9SBiju Das 			       BL2_RO_BASE, BL2_RO_LIMIT
870db10bad9SBiju Das #if USE_COHERENT_MEM
871db10bad9SBiju Das 			       , BL2_COHERENT_RAM_BASE, BL2_COHERENT_RAM_LIMIT
872db10bad9SBiju Das #endif /* USE_COHERENT_MEM */
873db10bad9SBiju Das 	    );
874db10bad9SBiju Das #endif /* RCAR_BL2_DCACHE == 1 */
875db10bad9SBiju Das }
876db10bad9SBiju Das 
877db10bad9SBiju Das void bl2_platform_setup(void)
878db10bad9SBiju Das {
879db10bad9SBiju Das 	/*
880db10bad9SBiju Das 	 * Place holder for performing any platform initialization specific
881db10bad9SBiju Das 	 * to BL2.
882db10bad9SBiju Das 	 */
883db10bad9SBiju Das }
884db10bad9SBiju Das 
885db10bad9SBiju Das static void bl2_init_generic_timer(void)
886db10bad9SBiju Das {
887db10bad9SBiju Das 	uint32_t reg_cntfid;
888db10bad9SBiju Das 	uint32_t modemr;
889db10bad9SBiju Das 	uint32_t modemr_pll;
890db10bad9SBiju Das 	uint32_t pll_table[] = {
891db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_0,	/* MD14/MD13 : 0b00 */
892db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_1,	/* MD14/MD13 : 0b01 */
893db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_2,	/* MD14/MD13 : 0b10 */
894db10bad9SBiju Das 		EXTAL_MD14_MD13_TYPE_3	/* MD14/MD13 : 0b11 */
895db10bad9SBiju Das 	};
896db10bad9SBiju Das 
897db10bad9SBiju Das 	modemr = mmio_read_32(RCAR_MODEMR);
898db10bad9SBiju Das 	modemr_pll = (modemr & MODEMR_BOOT_PLL_MASK);
899db10bad9SBiju Das 
900db10bad9SBiju Das 	/* Set frequency data in CNTFID0 */
901db10bad9SBiju Das 	reg_cntfid = pll_table[modemr_pll >> MODEMR_BOOT_PLL_SHIFT];
902db10bad9SBiju Das 
903db10bad9SBiju Das 	/* Update memory mapped and register based frequency */
904db10bad9SBiju Das 	write_cntfrq_el0((u_register_t)reg_cntfid);
905db10bad9SBiju Das 	mmio_write_32(ARM_SYS_CNTCTL_BASE + (uintptr_t)CNTFID_OFF, reg_cntfid);
906db10bad9SBiju Das 	/* Enable counter */
907db10bad9SBiju Das 	mmio_setbits_32(RCAR_CNTC_BASE + (uintptr_t)CNTCR_OFF,
908db10bad9SBiju Das 			(uint32_t)CNTCR_EN);
909db10bad9SBiju Das }
910