1*011a4c2fSBiju Das /* 2*011a4c2fSBiju Das * Copyright (c) 2015-2020, Renesas Electronics Corporation. All rights reserved. 3*011a4c2fSBiju Das * 4*011a4c2fSBiju Das * SPDX-License-Identifier: BSD-3-Clause 5*011a4c2fSBiju Das */ 6*011a4c2fSBiju Das 7*011a4c2fSBiju Das #ifndef RCAR_DEF_H 8*011a4c2fSBiju Das #define RCAR_DEF_H 9*011a4c2fSBiju Das 10*011a4c2fSBiju Das #include <common/tbbr/tbbr_img_def.h> 11*011a4c2fSBiju Das #include <lib/utils_def.h> 12*011a4c2fSBiju Das 13*011a4c2fSBiju Das #define RCAR_PRIMARY_CPU 0x0 14*011a4c2fSBiju Das #define RCAR_TRUSTED_SRAM_BASE 0x44000000 15*011a4c2fSBiju Das #define RCAR_TRUSTED_SRAM_SIZE 0x0003E000 16*011a4c2fSBiju Das #define RCAR_SHARED_MEM_BASE (RCAR_TRUSTED_SRAM_BASE + \ 17*011a4c2fSBiju Das RCAR_TRUSTED_SRAM_SIZE) 18*011a4c2fSBiju Das #define RCAR_SHARED_MEM_SIZE U(0x00001000) 19*011a4c2fSBiju Das #define FLASH0_BASE U(0x08000000) 20*011a4c2fSBiju Das #define FLASH0_SIZE U(0x04000000) 21*011a4c2fSBiju Das #define FLASH_MEMORY_SIZE U(0x04000000) /* hyper flash */ 22*011a4c2fSBiju Das #define FLASH_TRANS_SIZE_UNIT U(0x00000100) 23*011a4c2fSBiju Das #define DEVICE_RCAR_BASE U(0xE6000000) 24*011a4c2fSBiju Das #define DEVICE_RCAR_SIZE U(0x00300000) 25*011a4c2fSBiju Das #define DEVICE_RCAR_BASE2 U(0xE6360000) 26*011a4c2fSBiju Das #define DEVICE_RCAR_SIZE2 U(0x19CA0000) 27*011a4c2fSBiju Das #define DEVICE_SRAM_BASE U(0xE6300000) 28*011a4c2fSBiju Das #define DEVICE_SRAM_SIZE U(0x00002000) 29*011a4c2fSBiju Das #define DEVICE_SRAM_STACK_BASE (DEVICE_SRAM_BASE + DEVICE_SRAM_SIZE) 30*011a4c2fSBiju Das #define DEVICE_SRAM_STACK_SIZE U(0x00001000) 31*011a4c2fSBiju Das #define DRAM_LIMIT ULL(0x0000010000000000) 32*011a4c2fSBiju Das #define DRAM1_BASE U(0x40000000) 33*011a4c2fSBiju Das #define DRAM1_SIZE U(0x80000000) 34*011a4c2fSBiju Das #define DRAM1_NS_BASE (DRAM1_BASE + U(0x10000000)) 35*011a4c2fSBiju Das #define DRAM1_NS_SIZE (DRAM1_SIZE - DRAM1_NS_BASE) 36*011a4c2fSBiju Das #define DRAM_40BIT_BASE ULL(0x0400000000) 37*011a4c2fSBiju Das #define DRAM_40BIT_SIZE ULL(0x0400000000) 38*011a4c2fSBiju Das #define DRAM_PROTECTED_BASE ULL(0x43F00000) 39*011a4c2fSBiju Das #define DRAM_40BIT_PROTECTED_BASE ULL(0x0403F00000) 40*011a4c2fSBiju Das #define DRAM_PROTECTED_SIZE ULL(0x03F00000) 41*011a4c2fSBiju Das #define RCAR_BL31_CRASH_BASE U(0x4403F000) 42*011a4c2fSBiju Das #define RCAR_BL31_CRASH_SIZE U(0x00001000) 43*011a4c2fSBiju Das /* Entrypoint mailboxes */ 44*011a4c2fSBiju Das #define MBOX_BASE RCAR_SHARED_MEM_BASE 45*011a4c2fSBiju Das #define MBOX_SIZE 0x200 46*011a4c2fSBiju Das /* Base address where parameters to BL31 are stored */ 47*011a4c2fSBiju Das #define PARAMS_BASE (MBOX_BASE + MBOX_SIZE) 48*011a4c2fSBiju Das #define BOOT_KIND_BASE (RCAR_SHARED_MEM_BASE + \ 49*011a4c2fSBiju Das RCAR_SHARED_MEM_SIZE - 0x100) 50*011a4c2fSBiju Das /* 51*011a4c2fSBiju Das * The number of regions like RO(code), coherent and data required by 52*011a4c2fSBiju Das * different BL stages which need to be mapped in the MMU 53*011a4c2fSBiju Das */ 54*011a4c2fSBiju Das #if USE_COHERENT_MEM 55*011a4c2fSBiju Das #define RCAR_BL_REGIONS (3) 56*011a4c2fSBiju Das #else 57*011a4c2fSBiju Das #define RCAR_BL_REGIONS (2) 58*011a4c2fSBiju Das #endif 59*011a4c2fSBiju Das /* 60*011a4c2fSBiju Das * The RCAR_MAX_MMAP_REGIONS depends on the number of entries in rcar_mmap[] 61*011a4c2fSBiju Das * defined for each BL stage in rcar_common.c. 62*011a4c2fSBiju Das */ 63*011a4c2fSBiju Das #if IMAGE_BL2 64*011a4c2fSBiju Das #define RCAR_MMAP_ENTRIES (9) 65*011a4c2fSBiju Das #endif 66*011a4c2fSBiju Das #if IMAGE_BL31 67*011a4c2fSBiju Das #define RCAR_MMAP_ENTRIES (9) 68*011a4c2fSBiju Das #endif 69*011a4c2fSBiju Das #if IMAGE_BL2 70*011a4c2fSBiju Das #define REG1_BASE U(0xE6400000) 71*011a4c2fSBiju Das #define REG1_SIZE U(0x04C00000) 72*011a4c2fSBiju Das #define ROM0_BASE U(0xEB100000) 73*011a4c2fSBiju Das #define ROM0_SIZE U(0x00028000) 74*011a4c2fSBiju Das #define REG2_BASE U(0xEC000000) 75*011a4c2fSBiju Das #define REG2_SIZE U(0x14000000) 76*011a4c2fSBiju Das #endif 77*011a4c2fSBiju Das /* BL33 */ 78*011a4c2fSBiju Das #define NS_IMAGE_OFFSET (DRAM1_BASE + U(0x09000000)) 79*011a4c2fSBiju Das /* BL31 */ 80*011a4c2fSBiju Das #define RCAR_DEVICE_BASE DEVICE_RCAR_BASE 81*011a4c2fSBiju Das #define RCAR_DEVICE_SIZE (0x1A000000) 82*011a4c2fSBiju Das #define RCAR_LOG_RES_SIZE (64) 83*011a4c2fSBiju Das #define RCAR_LOG_HEADER_SIZE (16) 84*011a4c2fSBiju Das #define RCAR_LOG_OTHER_SIZE (RCAR_LOG_HEADER_SIZE + \ 85*011a4c2fSBiju Das RCAR_LOG_RES_SIZE) 86*011a4c2fSBiju Das #define RCAR_BL31_LOG_MAX (RCAR_BL31_LOG_SIZE - \ 87*011a4c2fSBiju Das RCAR_LOG_OTHER_SIZE) 88*011a4c2fSBiju Das #define RCAR_CRASH_STACK RCAR_BL31_CRASH_BASE 89*011a4c2fSBiju Das #define AARCH64_SPACE_BASE ULL(0x00000000000) 90*011a4c2fSBiju Das #define AARCH64_SPACE_SIZE ULL(0x10000000000) 91*011a4c2fSBiju Das /* CCI related constants */ 92*011a4c2fSBiju Das #define CCI500_BASE U(0xF1200000) 93*011a4c2fSBiju Das #define CCI500_CLUSTER0_SL_IFACE_IX (2) 94*011a4c2fSBiju Das #define CCI500_CLUSTER1_SL_IFACE_IX (3) 95*011a4c2fSBiju Das #define CCI500_CLUSTER0_SL_IFACE_IX_FOR_M3 (1) 96*011a4c2fSBiju Das #define CCI500_CLUSTER1_SL_IFACE_IX_FOR_M3 (2) 97*011a4c2fSBiju Das #define RCAR_CCI_BASE CCI500_BASE 98*011a4c2fSBiju Das /* GIC */ 99*011a4c2fSBiju Das #define RCAR_GICD_BASE U(0xF1010000) 100*011a4c2fSBiju Das #define RCAR_GICR_BASE U(0xF1010000) 101*011a4c2fSBiju Das #define RCAR_GICC_BASE U(0xF1020000) 102*011a4c2fSBiju Das #define RCAR_GICH_BASE U(0xF1040000) 103*011a4c2fSBiju Das #define RCAR_GICV_BASE U(0xF1060000) 104*011a4c2fSBiju Das #define ARM_IRQ_SEC_PHY_TIMER U(29) 105*011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_0 U(8) 106*011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_1 U(9) 107*011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_2 U(10) 108*011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_3 U(11) 109*011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_4 U(12) 110*011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_5 U(13) 111*011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_6 U(14) 112*011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_7 U(15) 113*011a4c2fSBiju Das #define ARM_IRQ_SEC_RPC U(70) 114*011a4c2fSBiju Das #define ARM_IRQ_SEC_TIMER U(166) 115*011a4c2fSBiju Das #define ARM_IRQ_SEC_TIMER_UP U(171) 116*011a4c2fSBiju Das #define ARM_IRQ_SEC_WDT U(173) 117*011a4c2fSBiju Das #define ARM_IRQ_SEC_CRYPT U(102) 118*011a4c2fSBiju Das #define ARM_IRQ_SEC_CRYPT_SecPKA U(97) 119*011a4c2fSBiju Das #define ARM_IRQ_SEC_CRYPT_PubPKA U(98) 120*011a4c2fSBiju Das /* Timer control */ 121*011a4c2fSBiju Das #define RCAR_CNTC_BASE U(0xE6080000) 122*011a4c2fSBiju Das /* Reset */ 123*011a4c2fSBiju Das #define RCAR_CPGWPR U(0xE6150900) /* CPG write protect */ 124*011a4c2fSBiju Das #define RCAR_MODEMR U(0xE6160060) /* Mode pin */ 125*011a4c2fSBiju Das #define RCAR_CA57RESCNT U(0xE6160040) /* Reset control A57 */ 126*011a4c2fSBiju Das #define RCAR_CA53RESCNT U(0xE6160044) /* Reset control A53 */ 127*011a4c2fSBiju Das #define RCAR_SRESCR U(0xE6160110) /* Soft Power On Reset */ 128*011a4c2fSBiju Das #define RCAR_CA53WUPCR U(0xE6151010) /* Wake-up control A53 */ 129*011a4c2fSBiju Das #define RCAR_CA57WUPCR U(0xE6152010) /* Wake-up control A57 */ 130*011a4c2fSBiju Das #define RCAR_CA53PSTR U(0xE6151040) /* Power status A53 */ 131*011a4c2fSBiju Das #define RCAR_CA57PSTR U(0xE6152040) /* Power status A57 */ 132*011a4c2fSBiju Das #define RCAR_CA53CPU0CR U(0xE6151100) /* CPU control A53 */ 133*011a4c2fSBiju Das #define RCAR_CA57CPU0CR U(0xE6152100) /* CPU control A57 */ 134*011a4c2fSBiju Das #define RCAR_CA53CPUCMCR U(0xE6151184) /* Common power A53 */ 135*011a4c2fSBiju Das #define RCAR_CA57CPUCMCR U(0xE6152184) /* Common power A57 */ 136*011a4c2fSBiju Das #define RCAR_WUPMSKCA57 U(0xE6180014) /* Wake-up mask A57 */ 137*011a4c2fSBiju Das #define RCAR_WUPMSKCA53 U(0xE6180018) /* Wake-up mask A53 */ 138*011a4c2fSBiju Das /* SYSC */ 139*011a4c2fSBiju Das #define RCAR_PWRSR3 U(0xE6180140) /* Power stat A53-SCU */ 140*011a4c2fSBiju Das #define RCAR_PWRSR5 U(0xE61801C0) /* Power stat A57-SCU */ 141*011a4c2fSBiju Das #define RCAR_SYSCIER U(0xE618000C) /* Interrupt enable */ 142*011a4c2fSBiju Das #define RCAR_SYSCIMR U(0xE6180010) /* Interrupt mask */ 143*011a4c2fSBiju Das #define RCAR_SYSCSR U(0xE6180000) /* SYSC status */ 144*011a4c2fSBiju Das #define RCAR_PWRONCR3 U(0xE618014C) /* Power resume A53-SCU */ 145*011a4c2fSBiju Das #define RCAR_PWRONCR5 U(0xE61801CC) /* Power resume A57-SCU */ 146*011a4c2fSBiju Das #define RCAR_PWROFFCR3 U(0xE6180144) /* Power shutoff A53-SCU */ 147*011a4c2fSBiju Das #define RCAR_PWROFFCR5 U(0xE61801C4) /* Power shutoff A57-SCU */ 148*011a4c2fSBiju Das #define RCAR_PWRER3 U(0xE6180154) /* shutoff/resume error */ 149*011a4c2fSBiju Das #define RCAR_PWRER5 U(0xE61801D4) /* shutoff/resume error */ 150*011a4c2fSBiju Das #define RCAR_SYSCISR U(0xE6180004) /* Interrupt status */ 151*011a4c2fSBiju Das #define RCAR_SYSCISCR U(0xE6180008) /* Interrupt stat clear */ 152*011a4c2fSBiju Das /* Product register */ 153*011a4c2fSBiju Das #define RCAR_PRR U(0xFFF00044) 154*011a4c2fSBiju Das #define RCAR_M3_CUT_VER11 U(0x00000010) /* M3 Ver.1.1/Ver.1.2 */ 155*011a4c2fSBiju Das #define RCAR_MAJOR_MASK U(0x000000F0) 156*011a4c2fSBiju Das #define RCAR_MINOR_MASK U(0x0000000F) 157*011a4c2fSBiju Das #define PRR_PRODUCT_SHIFT U(8) 158*011a4c2fSBiju Das #define RCAR_MAJOR_SHIFT U(4) 159*011a4c2fSBiju Das #define RCAR_MINOR_SHIFT U(0) 160*011a4c2fSBiju Das #define RCAR_MAJOR_OFFSET U(1) 161*011a4c2fSBiju Das #define RCAR_M3_MINOR_OFFSET U(2) 162*011a4c2fSBiju Das #define PRR_PRODUCT_H3_CUT10 (PRR_PRODUCT_H3 | U(0x00)) /* 1.0 */ 163*011a4c2fSBiju Das #define PRR_PRODUCT_H3_CUT11 (PRR_PRODUCT_H3 | U(0x01)) /* 1.1 */ 164*011a4c2fSBiju Das #define PRR_PRODUCT_H3_CUT20 (PRR_PRODUCT_H3 | U(0x10)) /* 2.0 */ 165*011a4c2fSBiju Das #define PRR_PRODUCT_M3_CUT10 (PRR_PRODUCT_M3 | U(0x00)) /* 1.0 */ 166*011a4c2fSBiju Das #define PRR_PRODUCT_M3_CUT11 (PRR_PRODUCT_M3 | U(0x10)) 167*011a4c2fSBiju Das #define PRR 0xFFF00044U 168*011a4c2fSBiju Das #define PRR_PRODUCT_MASK 0x00007F00U 169*011a4c2fSBiju Das #define PRR_CUT_MASK 0x000000FFU 170*011a4c2fSBiju Das #define PRR_PRODUCT_H3 0x00004F00U /* R-Car H3 */ 171*011a4c2fSBiju Das #define PRR_PRODUCT_M3 0x00005200U /* R-Car M3-W */ 172*011a4c2fSBiju Das #define PRR_PRODUCT_V3M 0x00005400U /* R-Car V3M */ 173*011a4c2fSBiju Das #define PRR_PRODUCT_M3N 0x00005500U /* R-Car M3-N */ 174*011a4c2fSBiju Das #define PRR_PRODUCT_V3H 0x00005600U /* R-Car V3H */ 175*011a4c2fSBiju Das #define PRR_PRODUCT_E3 0x00005700U /* R-Car E3 */ 176*011a4c2fSBiju Das #define PRR_PRODUCT_D3 0x00005800U /* R-Car D3 */ 177*011a4c2fSBiju Das #define PRR_PRODUCT_10 0x00U /* Ver.1.0 */ 178*011a4c2fSBiju Das #define PRR_PRODUCT_11 0x01U /* Ver.1.1 */ 179*011a4c2fSBiju Das #define PRR_PRODUCT_20 0x10U /* Ver.2.0 */ 180*011a4c2fSBiju Das #define PRR_PRODUCT_21 0x11U /* Ver.2.1 */ 181*011a4c2fSBiju Das #define PRR_PRODUCT_30 0x20U /* Ver.3.0 */ 182*011a4c2fSBiju Das #define RCAR_CPU_MASK_CA57 U(0x80000000) 183*011a4c2fSBiju Das #define RCAR_CPU_MASK_CA53 U(0x04000000) 184*011a4c2fSBiju Das #define RCAR_CPU_HAVE_CA57 U(0x00000000) 185*011a4c2fSBiju Das #define RCAR_CPU_HAVE_CA53 U(0x00000000) 186*011a4c2fSBiju Das #define RCAR_SSCG_MASK U(0x1000) /* MD12 */ 187*011a4c2fSBiju Das #define RCAR_SSCG_ENABLE U(0x1000) 188*011a4c2fSBiju Das /* MD pin information */ 189*011a4c2fSBiju Das #define MODEMR_BOOT_CPU_MASK U(0x000000C0) 190*011a4c2fSBiju Das #define MODEMR_BOOT_CPU_CR7 U(0x000000C0) 191*011a4c2fSBiju Das #define MODEMR_BOOT_CPU_CA57 U(0x00000000) 192*011a4c2fSBiju Das #define MODEMR_BOOT_CPU_CA53 U(0x00000040) 193*011a4c2fSBiju Das #define MODEMR_BOOT_DEV_MASK U(0x0000001E) 194*011a4c2fSBiju Das #define MODEMR_BOOT_DEV_HYPERFLASH160 U(0x00000004) 195*011a4c2fSBiju Das #define MODEMR_BOOT_DEV_HYPERFLASH80 U(0x00000006) 196*011a4c2fSBiju Das #define MODEMR_BOOT_DEV_QSPI_FLASH40 U(0x00000008) 197*011a4c2fSBiju Das #define MODEMR_BOOT_DEV_QSPI_FLASH80 U(0x0000000C) 198*011a4c2fSBiju Das #define MODEMR_BOOT_DEV_EMMC_25X1 U(0x0000000A) 199*011a4c2fSBiju Das #define MODEMR_BOOT_DEV_EMMC_50X8 U(0x0000001A) 200*011a4c2fSBiju Das #define MODEMR_BOOT_PLL_MASK U(0x00006000) 201*011a4c2fSBiju Das #define MODEMR_BOOT_PLL_SHIFT U(13) 202*011a4c2fSBiju Das /* Memory mapped Generic timer interfaces */ 203*011a4c2fSBiju Das #define ARM_SYS_CNTCTL_BASE RCAR_CNTC_BASE 204*011a4c2fSBiju Das /* MODEMR PLL masks and bitfield values */ 205*011a4c2fSBiju Das #define CHECK_MD13_MD14 U(0x6000) 206*011a4c2fSBiju Das #define MD14_MD13_TYPE_0 U(0x0000) /* MD14=0 MD13=0 */ 207*011a4c2fSBiju Das #define MD14_MD13_TYPE_1 U(0x2000) /* MD14=0 MD13=1 */ 208*011a4c2fSBiju Das #define MD14_MD13_TYPE_2 U(0x4000) /* MD14=1 MD13=0 */ 209*011a4c2fSBiju Das #define MD14_MD13_TYPE_3 U(0x6000) /* MD14=1 MD13=1 */ 210*011a4c2fSBiju Das /* Frequency of EXTAL(Hz) */ 211*011a4c2fSBiju Das #define EXTAL_MD14_MD13_TYPE_0 U(8333300) /* MD14=0 MD13=0 */ 212*011a4c2fSBiju Das #define EXTAL_MD14_MD13_TYPE_1 U(10000000) /* MD14=0 MD13=1 */ 213*011a4c2fSBiju Das #define EXTAL_MD14_MD13_TYPE_2 U(12500000) /* MD14=1 MD13=0 */ 214*011a4c2fSBiju Das #define EXTAL_MD14_MD13_TYPE_3 U(16666600) /* MD14=1 MD13=1 */ 215*011a4c2fSBiju Das #define EXTAL_SALVATOR_XS U(8320000) /* Salvator-XS */ 216*011a4c2fSBiju Das #define EXTAL_EBISU U(24000000) /* Ebisu */ 217*011a4c2fSBiju Das #define EXTAL_DRAAK U(24000000) /* Draak */ 218*011a4c2fSBiju Das /* CPG write protect registers */ 219*011a4c2fSBiju Das #define CPGWPR_PASSWORD (0x5A5AFFFFU) 220*011a4c2fSBiju Das #define CPGWPCR_PASSWORD (0xA5A50000U) 221*011a4c2fSBiju Das /* CA5x Debug Resource control registers */ 222*011a4c2fSBiju Das #define CPG_CA57DBGRCR (CPG_BASE + 0x2180U) 223*011a4c2fSBiju Das #define CPG_CA53DBGRCR (CPG_BASE + 0x1180U) 224*011a4c2fSBiju Das #define DBGCPUPREN ((uint32_t)1U << 19U) 225*011a4c2fSBiju Das #define CPG_PLL0CR (CPG_BASE + 0x00D8U) 226*011a4c2fSBiju Das #define CPG_PLL2CR (CPG_BASE + 0x002CU) 227*011a4c2fSBiju Das #define CPG_PLL4CR (CPG_BASE + 0x01F4U) 228*011a4c2fSBiju Das #define CPG_CPGWPCR (CPG_BASE + 0x0904U) 229*011a4c2fSBiju Das /* RST Registers */ 230*011a4c2fSBiju Das #define RST_BASE (0xE6160000U) 231*011a4c2fSBiju Das #define RST_WDTRSTCR (RST_BASE + 0x0054U) 232*011a4c2fSBiju Das #define RST_MODEMR (RST_BASE + 0x0060U) 233*011a4c2fSBiju Das #define WDTRSTCR_PASSWORD (0xA55A0000U) 234*011a4c2fSBiju Das #define WDTRSTCR_RWDT_RSTMSK ((uint32_t)1U << 0U) 235*011a4c2fSBiju Das /* MFIS Registers */ 236*011a4c2fSBiju Das #define MFISWPCNTR_PASSWORD (0xACCE0000U) 237*011a4c2fSBiju Das #define MFISWPCNTR (0xE6260900U) 238*011a4c2fSBiju Das /* IPMMU registers */ 239*011a4c2fSBiju Das #define IPMMU_MM_BASE (0xE67B0000U) 240*011a4c2fSBiju Das #define IPMMUMM_IMSCTLR (IPMMU_MM_BASE + 0x0500U) 241*011a4c2fSBiju Das #define IPMMUMM_IMAUXCTLR (IPMMU_MM_BASE + 0x0504U) 242*011a4c2fSBiju Das #define IPMMUMM_IMSCTLR_ENABLE (0xC0000000U) 243*011a4c2fSBiju Das #define IPMMUMM_IMAUXCTLR_NMERGE40_BIT (0x01000000U) 244*011a4c2fSBiju Das #define IMSCTLR_DISCACHE (0xE0000000U) 245*011a4c2fSBiju Das #define IPMMU_VP0_BASE (0xFE990000U) 246*011a4c2fSBiju Das #define IPMMUVP0_IMSCTLR (IPMMU_VP0_BASE + 0x0500U) 247*011a4c2fSBiju Das #define IPMMU_VI0_BASE (0xFEBD0000U) 248*011a4c2fSBiju Das #define IPMMUVI0_IMSCTLR (IPMMU_VI0_BASE + 0x0500U) 249*011a4c2fSBiju Das #define IPMMU_VI1_BASE (0xFEBE0000U) 250*011a4c2fSBiju Das #define IPMMUVI1_IMSCTLR (IPMMU_VI1_BASE + 0x0500U) 251*011a4c2fSBiju Das #define IPMMU_PV0_BASE (0xFD800000U) 252*011a4c2fSBiju Das #define IPMMUPV0_IMSCTLR (IPMMU_PV0_BASE + 0x0500U) 253*011a4c2fSBiju Das #define IPMMU_PV1_BASE (0xFD950000U) 254*011a4c2fSBiju Das #define IPMMUPV1_IMSCTLR (IPMMU_PV1_BASE + 0x0500U) 255*011a4c2fSBiju Das #define IPMMU_PV2_BASE (0xFD960000U) 256*011a4c2fSBiju Das #define IPMMUPV2_IMSCTLR (IPMMU_PV2_BASE + 0x0500U) 257*011a4c2fSBiju Das #define IPMMU_PV3_BASE (0xFD970000U) 258*011a4c2fSBiju Das #define IPMMUPV3_IMSCTLR (IPMMU_PV3_BASE + 0x0500U) 259*011a4c2fSBiju Das #define IPMMU_HC_BASE (0xE6570000U) 260*011a4c2fSBiju Das #define IPMMUHC_IMSCTLR (IPMMU_HC_BASE + 0x0500U) 261*011a4c2fSBiju Das #define IPMMU_RT_BASE (0xFFC80000U) 262*011a4c2fSBiju Das #define IPMMURT_IMSCTLR (IPMMU_RT_BASE + 0x0500U) 263*011a4c2fSBiju Das #define IPMMU_MP_BASE (0xEC670000U) 264*011a4c2fSBiju Das #define IPMMUMP_IMSCTLR (IPMMU_MP_BASE + 0x0500U) 265*011a4c2fSBiju Das #define IPMMU_DS0_BASE (0xE6740000U) 266*011a4c2fSBiju Das #define IPMMUDS0_IMSCTLR (IPMMU_DS0_BASE + 0x0500U) 267*011a4c2fSBiju Das #define IPMMU_DS1_BASE (0xE7740000U) 268*011a4c2fSBiju Das #define IPMMUDS1_IMSCTLR (IPMMU_DS1_BASE + 0x0500U) 269*011a4c2fSBiju Das /* ARMREG registers */ 270*011a4c2fSBiju Das #define P_ARMREG_SEC_CTRL (0xE62711F0U) 271*011a4c2fSBiju Das #define P_ARMREG_SEC_CTRL_PROT (0x00000001U) 272*011a4c2fSBiju Das /* MIDR */ 273*011a4c2fSBiju Das #define MIDR_CA57 (0x0D07U << MIDR_PN_SHIFT) 274*011a4c2fSBiju Das #define MIDR_CA53 (0x0D03U << MIDR_PN_SHIFT) 275*011a4c2fSBiju Das /* for SuspendToRAM */ 276*011a4c2fSBiju Das #define GPIO_BASE (0xE6050000U) 277*011a4c2fSBiju Das #define GPIO_INDT1 (GPIO_BASE + 0x100CU) 278*011a4c2fSBiju Das #define GPIO_INDT3 (GPIO_BASE + 0x300CU) 279*011a4c2fSBiju Das #define GPIO_INDT6 (GPIO_BASE + 0x540CU) 280*011a4c2fSBiju Das #define GPIO_OUTDT1 (GPIO_BASE + 0x1008U) 281*011a4c2fSBiju Das #define GPIO_OUTDT3 (GPIO_BASE + 0x3008U) 282*011a4c2fSBiju Das #define GPIO_OUTDT6 (GPIO_BASE + 0x5408U) 283*011a4c2fSBiju Das #define RCAR_COLD_BOOT (0x00U) 284*011a4c2fSBiju Das #define RCAR_WARM_BOOT (0x01U) 285*011a4c2fSBiju Das #if PMIC_ROHM_BD9571 && RCAR_SYSTEM_RESET_KEEPON_DDR 286*011a4c2fSBiju Das #define KEEP10_MAGIC (0x55U) 287*011a4c2fSBiju Das #endif 288*011a4c2fSBiju Das /* lossy registers */ 289*011a4c2fSBiju Das #define LOSSY_PARAMS_BASE (0x47FD7000U) 290*011a4c2fSBiju Das #define AXI_DCMPAREACRA0 (0xE6784100U) 291*011a4c2fSBiju Das #define AXI_DCMPAREACRB0 (0xE6784104U) 292*011a4c2fSBiju Das #define LOSSY_ENABLE (0x80000000U) 293*011a4c2fSBiju Das #define LOSSY_DISABLE (0x00000000U) 294*011a4c2fSBiju Das #define LOSSY_FMT_YUVPLANAR (0x00000000U) 295*011a4c2fSBiju Das #define LOSSY_FMT_YUV422INTLV (0x20000000U) 296*011a4c2fSBiju Das #define LOSSY_FMT_ARGB8888 (0x40000000U) 297*011a4c2fSBiju Das #define LOSSY_ST_ADDR0 (0x54000000U) 298*011a4c2fSBiju Das #define LOSSY_END_ADDR0 (0x57000000U) 299*011a4c2fSBiju Das #define LOSSY_FMT0 LOSSY_FMT_YUVPLANAR 300*011a4c2fSBiju Das #define LOSSY_ENA_DIS0 LOSSY_ENABLE 301*011a4c2fSBiju Das #define LOSSY_ST_ADDR1 0x0U 302*011a4c2fSBiju Das #define LOSSY_END_ADDR1 0x0U 303*011a4c2fSBiju Das #define LOSSY_FMT1 LOSSY_FMT_ARGB8888 304*011a4c2fSBiju Das #define LOSSY_ENA_DIS1 LOSSY_DISABLE 305*011a4c2fSBiju Das #define LOSSY_ST_ADDR2 0x0U 306*011a4c2fSBiju Das #define LOSSY_END_ADDR2 0x0U 307*011a4c2fSBiju Das #define LOSSY_FMT2 LOSSY_FMT_YUV422INTLV 308*011a4c2fSBiju Das #define LOSSY_ENA_DIS2 LOSSY_DISABLE 309*011a4c2fSBiju Das 310*011a4c2fSBiju Das #endif /* RCAR_DEF_H */ 311