xref: /rk3399_ARM-atf/plat/renesas/common/include/rcar_def.h (revision 70c8a8f547747c3ee3f17ded47243dd3dc669db8)
1011a4c2fSBiju Das /*
2ae4860b0STobias Rist  * Copyright (c) 2015-2023, Renesas Electronics Corporation. All rights reserved.
3011a4c2fSBiju Das  *
4011a4c2fSBiju Das  * SPDX-License-Identifier: BSD-3-Clause
5011a4c2fSBiju Das  */
6011a4c2fSBiju Das 
7011a4c2fSBiju Das #ifndef RCAR_DEF_H
8011a4c2fSBiju Das #define RCAR_DEF_H
9011a4c2fSBiju Das 
10011a4c2fSBiju Das #include <common/tbbr/tbbr_img_def.h>
11011a4c2fSBiju Das #include <lib/utils_def.h>
12011a4c2fSBiju Das 
13011a4c2fSBiju Das #define RCAR_PRIMARY_CPU		0x0
14011a4c2fSBiju Das #define RCAR_TRUSTED_SRAM_BASE		0x44000000
15011a4c2fSBiju Das #define RCAR_TRUSTED_SRAM_SIZE		0x0003E000
16011a4c2fSBiju Das #define RCAR_SHARED_MEM_BASE		(RCAR_TRUSTED_SRAM_BASE + \
17011a4c2fSBiju Das 					RCAR_TRUSTED_SRAM_SIZE)
18011a4c2fSBiju Das #define RCAR_SHARED_MEM_SIZE		U(0x00001000)
19011a4c2fSBiju Das #define FLASH0_BASE			U(0x08000000)
20011a4c2fSBiju Das #define FLASH0_SIZE			U(0x04000000)
21011a4c2fSBiju Das #define FLASH_MEMORY_SIZE		U(0x04000000)	/* hyper flash */
22011a4c2fSBiju Das #define FLASH_TRANS_SIZE_UNIT		U(0x00000100)
23011a4c2fSBiju Das #define DEVICE_RCAR_BASE		U(0xE6000000)
24011a4c2fSBiju Das #define DEVICE_RCAR_SIZE		U(0x00300000)
25011a4c2fSBiju Das #define DEVICE_RCAR_BASE2		U(0xE6360000)
26011a4c2fSBiju Das #define DEVICE_RCAR_SIZE2		U(0x19CA0000)
27011a4c2fSBiju Das #define DEVICE_SRAM_BASE		U(0xE6300000)
28011a4c2fSBiju Das #define DEVICE_SRAM_SIZE		U(0x00002000)
29011a4c2fSBiju Das #define DEVICE_SRAM_STACK_BASE		(DEVICE_SRAM_BASE + DEVICE_SRAM_SIZE)
30011a4c2fSBiju Das #define DEVICE_SRAM_STACK_SIZE		U(0x00001000)
31011a4c2fSBiju Das #define DRAM_LIMIT			ULL(0x0000010000000000)
32011a4c2fSBiju Das #define DRAM1_BASE			U(0x40000000)
33011a4c2fSBiju Das #define DRAM1_SIZE			U(0x80000000)
34ae4860b0STobias Rist #define DRAM1_NS_BASE			(DRAM1_BASE + U(0x08000000))
35011a4c2fSBiju Das #define DRAM1_NS_SIZE			(DRAM1_SIZE - DRAM1_NS_BASE)
36011a4c2fSBiju Das #define DRAM_40BIT_BASE			ULL(0x0400000000)
37011a4c2fSBiju Das #define DRAM_40BIT_SIZE			ULL(0x0400000000)
38011a4c2fSBiju Das #define DRAM_PROTECTED_BASE		ULL(0x43F00000)
39011a4c2fSBiju Das #define DRAM_40BIT_PROTECTED_BASE	ULL(0x0403F00000)
40011a4c2fSBiju Das #define DRAM_PROTECTED_SIZE		ULL(0x03F00000)
41011a4c2fSBiju Das #define RCAR_BL31_CRASH_BASE		U(0x4403F000)
42011a4c2fSBiju Das #define RCAR_BL31_CRASH_SIZE		U(0x00001000)
43011a4c2fSBiju Das /* Entrypoint mailboxes */
44011a4c2fSBiju Das #define MBOX_BASE			RCAR_SHARED_MEM_BASE
45011a4c2fSBiju Das #define MBOX_SIZE			0x200
46011a4c2fSBiju Das /* Base address where parameters to BL31 are stored */
47011a4c2fSBiju Das #define PARAMS_BASE			(MBOX_BASE + MBOX_SIZE)
48011a4c2fSBiju Das #define BOOT_KIND_BASE			(RCAR_SHARED_MEM_BASE + \
49011a4c2fSBiju Das 					RCAR_SHARED_MEM_SIZE - 0x100)
50011a4c2fSBiju Das /*
51011a4c2fSBiju Das  * The number of regions like RO(code), coherent and data required by
52011a4c2fSBiju Das  * different BL stages which need to be mapped in the MMU
53011a4c2fSBiju Das  */
54011a4c2fSBiju Das #if USE_COHERENT_MEM
55011a4c2fSBiju Das #define RCAR_BL_REGIONS			(3)
56011a4c2fSBiju Das #else
57011a4c2fSBiju Das #define RCAR_BL_REGIONS			(2)
58011a4c2fSBiju Das #endif
59011a4c2fSBiju Das /*
60011a4c2fSBiju Das  * The RCAR_MAX_MMAP_REGIONS depends on the number of entries in rcar_mmap[]
61011a4c2fSBiju Das  * defined for each BL stage in rcar_common.c.
62011a4c2fSBiju Das  */
63011a4c2fSBiju Das #if IMAGE_BL2
64011a4c2fSBiju Das #define RCAR_MMAP_ENTRIES		(9)
65011a4c2fSBiju Das #endif
66011a4c2fSBiju Das #if IMAGE_BL31
67011a4c2fSBiju Das #define RCAR_MMAP_ENTRIES		(9)
68011a4c2fSBiju Das #endif
69011a4c2fSBiju Das #if IMAGE_BL2
70011a4c2fSBiju Das #define REG1_BASE			U(0xE6400000)
71011a4c2fSBiju Das #define REG1_SIZE			U(0x04C00000)
72011a4c2fSBiju Das #define ROM0_BASE			U(0xEB100000)
73011a4c2fSBiju Das #define ROM0_SIZE			U(0x00028000)
74011a4c2fSBiju Das #define REG2_BASE			U(0xEC000000)
75011a4c2fSBiju Das #define REG2_SIZE			U(0x14000000)
76011a4c2fSBiju Das #endif
77011a4c2fSBiju Das /* BL33  */
78011a4c2fSBiju Das #define NS_IMAGE_OFFSET			(DRAM1_BASE + U(0x09000000))
79011a4c2fSBiju Das /* BL31 */
80011a4c2fSBiju Das #define RCAR_DEVICE_BASE		DEVICE_RCAR_BASE
81011a4c2fSBiju Das #define RCAR_DEVICE_SIZE		(0x1A000000)
82011a4c2fSBiju Das #define RCAR_LOG_RES_SIZE		(64)
83011a4c2fSBiju Das #define RCAR_LOG_HEADER_SIZE		(16)
84011a4c2fSBiju Das #define RCAR_LOG_OTHER_SIZE		(RCAR_LOG_HEADER_SIZE + \
85011a4c2fSBiju Das 					RCAR_LOG_RES_SIZE)
86011a4c2fSBiju Das #define RCAR_BL31_LOG_MAX		(RCAR_BL31_LOG_SIZE - \
87011a4c2fSBiju Das 					RCAR_LOG_OTHER_SIZE)
88011a4c2fSBiju Das #define RCAR_CRASH_STACK		RCAR_BL31_CRASH_BASE
89011a4c2fSBiju Das #define AARCH64_SPACE_BASE		ULL(0x00000000000)
90011a4c2fSBiju Das #define AARCH64_SPACE_SIZE		ULL(0x10000000000)
91011a4c2fSBiju Das /* CCI related constants */
92011a4c2fSBiju Das #define CCI500_BASE				U(0xF1200000)
93011a4c2fSBiju Das #define CCI500_CLUSTER0_SL_IFACE_IX		(2)
94011a4c2fSBiju Das #define CCI500_CLUSTER1_SL_IFACE_IX		(3)
95011a4c2fSBiju Das #define CCI500_CLUSTER0_SL_IFACE_IX_FOR_M3	(1)
96011a4c2fSBiju Das #define CCI500_CLUSTER1_SL_IFACE_IX_FOR_M3	(2)
97011a4c2fSBiju Das #define RCAR_CCI_BASE				CCI500_BASE
98011a4c2fSBiju Das /* GIC */
99011a4c2fSBiju Das #define RCAR_GICD_BASE			U(0xF1010000)
100011a4c2fSBiju Das #define RCAR_GICR_BASE			U(0xF1010000)
101011a4c2fSBiju Das #define RCAR_GICC_BASE			U(0xF1020000)
102011a4c2fSBiju Das #define RCAR_GICH_BASE			U(0xF1040000)
103011a4c2fSBiju Das #define RCAR_GICV_BASE			U(0xF1060000)
104011a4c2fSBiju Das #define ARM_IRQ_SEC_PHY_TIMER		U(29)
105011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_0		U(8)
106011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_1		U(9)
107011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_2		U(10)
108011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_3		U(11)
109011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_4		U(12)
110011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_5		U(13)
111011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_6		U(14)
112011a4c2fSBiju Das #define ARM_IRQ_SEC_SGI_7		U(15)
113011a4c2fSBiju Das #define ARM_IRQ_SEC_RPC			U(70)
114011a4c2fSBiju Das #define ARM_IRQ_SEC_TIMER		U(166)
115011a4c2fSBiju Das #define ARM_IRQ_SEC_TIMER_UP		U(171)
116011a4c2fSBiju Das #define ARM_IRQ_SEC_WDT			U(173)
117011a4c2fSBiju Das #define ARM_IRQ_SEC_CRYPT		U(102)
118011a4c2fSBiju Das #define ARM_IRQ_SEC_CRYPT_SecPKA	U(97)
119011a4c2fSBiju Das #define ARM_IRQ_SEC_CRYPT_PubPKA	U(98)
120011a4c2fSBiju Das /* Timer control */
121011a4c2fSBiju Das #define RCAR_CNTC_BASE		U(0xE6080000)
122011a4c2fSBiju Das /* Reset */
123011a4c2fSBiju Das #define RCAR_MODEMR		U(0xE6160060)	/* Mode pin             */
124011a4c2fSBiju Das #define RCAR_CA57RESCNT		U(0xE6160040)	/* Reset control A57    */
125011a4c2fSBiju Das #define RCAR_CA53RESCNT		U(0xE6160044)	/* Reset control A53    */
126011a4c2fSBiju Das #define RCAR_SRESCR		U(0xE6160110)	/* Soft Power On Reset  */
127011a4c2fSBiju Das #define RCAR_CA53WUPCR		U(0xE6151010)	/* Wake-up control A53  */
128011a4c2fSBiju Das #define RCAR_CA57WUPCR		U(0xE6152010)	/* Wake-up control A57  */
129011a4c2fSBiju Das #define RCAR_CA53PSTR		U(0xE6151040)	/* Power status A53     */
130011a4c2fSBiju Das #define RCAR_CA57PSTR		U(0xE6152040)	/* Power status A57     */
131011a4c2fSBiju Das #define RCAR_CA53CPU0CR		U(0xE6151100)	/* CPU control  A53     */
132011a4c2fSBiju Das #define RCAR_CA57CPU0CR		U(0xE6152100)	/* CPU control  A57     */
133011a4c2fSBiju Das #define RCAR_CA53CPUCMCR	U(0xE6151184)	/* Common power A53     */
134011a4c2fSBiju Das #define RCAR_CA57CPUCMCR	U(0xE6152184)	/* Common power A57     */
135011a4c2fSBiju Das #define RCAR_WUPMSKCA57		U(0xE6180014)	/* Wake-up mask A57     */
136011a4c2fSBiju Das #define RCAR_WUPMSKCA53		U(0xE6180018)	/* Wake-up mask A53     */
137011a4c2fSBiju Das /* SYSC	*/
138011a4c2fSBiju Das #define RCAR_PWRSR3		U(0xE6180140)	/* Power stat A53-SCU   */
139011a4c2fSBiju Das #define RCAR_PWRSR5		U(0xE61801C0)	/* Power stat A57-SCU   */
140011a4c2fSBiju Das #define RCAR_SYSCIER		U(0xE618000C)	/* Interrupt enable     */
141011a4c2fSBiju Das #define RCAR_SYSCIMR		U(0xE6180010)	/* Interrupt mask       */
142011a4c2fSBiju Das #define RCAR_SYSCSR		U(0xE6180000)	/* SYSC status          */
143011a4c2fSBiju Das #define RCAR_PWRONCR3		U(0xE618014C)	/* Power resume A53-SCU */
144011a4c2fSBiju Das #define RCAR_PWRONCR5		U(0xE61801CC)	/* Power resume A57-SCU */
145011a4c2fSBiju Das #define RCAR_PWROFFCR3		U(0xE6180144)	/* Power shutoff A53-SCU */
146011a4c2fSBiju Das #define RCAR_PWROFFCR5		U(0xE61801C4)	/* Power shutoff A57-SCU */
147011a4c2fSBiju Das #define RCAR_PWRER3		U(0xE6180154)	/* shutoff/resume error */
148011a4c2fSBiju Das #define RCAR_PWRER5		U(0xE61801D4)	/* shutoff/resume error */
149011a4c2fSBiju Das #define RCAR_SYSCISR		U(0xE6180004)	/* Interrupt status     */
150011a4c2fSBiju Das #define RCAR_SYSCISCR		U(0xE6180008)	/* Interrupt stat clear */
15163a7a347SToshiyuki Ogasahara #define RCAR_SYSCEXTMASK	U(0xE61802F8)	/* External Request Mask */
15263a7a347SToshiyuki Ogasahara 						/* H3/H3-N, M3 v3.0, M3-N, E3 */
153011a4c2fSBiju Das /* Product register */
154011a4c2fSBiju Das #define RCAR_PRR			U(0xFFF00044)
155011a4c2fSBiju Das #define RCAR_M3_CUT_VER11		U(0x00000010)	/* M3 Ver.1.1/Ver.1.2 */
156c3d192b8SToshiyuki Ogasahara #define RCAR_D3_CUT_VER10		U(0x00000000)	/* D3 Ver.1.0 */
157c3d192b8SToshiyuki Ogasahara #define RCAR_D3_CUT_VER11		U(0x00000010)	/* D3 Ver.1.1 */
158011a4c2fSBiju Das #define RCAR_MAJOR_MASK			U(0x000000F0)
159011a4c2fSBiju Das #define RCAR_MINOR_MASK			U(0x0000000F)
160011a4c2fSBiju Das #define PRR_PRODUCT_SHIFT		U(8)
161011a4c2fSBiju Das #define RCAR_MAJOR_SHIFT		U(4)
162011a4c2fSBiju Das #define RCAR_MINOR_SHIFT		U(0)
163011a4c2fSBiju Das #define RCAR_MAJOR_OFFSET		U(1)
164011a4c2fSBiju Das #define RCAR_M3_MINOR_OFFSET		U(2)
165011a4c2fSBiju Das #define PRR_PRODUCT_H3_CUT10		(PRR_PRODUCT_H3 | U(0x00))	/* 1.0 */
166011a4c2fSBiju Das #define PRR_PRODUCT_H3_CUT11		(PRR_PRODUCT_H3 | U(0x01))	/* 1.1 */
167011a4c2fSBiju Das #define PRR_PRODUCT_H3_CUT20		(PRR_PRODUCT_H3 | U(0x10))	/* 2.0 */
168011a4c2fSBiju Das #define PRR_PRODUCT_M3_CUT10		(PRR_PRODUCT_M3 | U(0x00))	/* 1.0 */
169011a4c2fSBiju Das #define PRR_PRODUCT_M3_CUT11		(PRR_PRODUCT_M3 | U(0x10))
170011a4c2fSBiju Das #define PRR				0xFFF00044U
171011a4c2fSBiju Das #define PRR_PRODUCT_MASK		0x00007F00U
172011a4c2fSBiju Das #define PRR_CUT_MASK			0x000000FFU
173011a4c2fSBiju Das #define PRR_PRODUCT_H3			0x00004F00U	/* R-Car H3 */
174011a4c2fSBiju Das #define PRR_PRODUCT_M3			0x00005200U	/* R-Car M3-W */
175011a4c2fSBiju Das #define PRR_PRODUCT_V3M			0x00005400U	/* R-Car V3M */
176011a4c2fSBiju Das #define PRR_PRODUCT_M3N			0x00005500U	/* R-Car M3-N */
177011a4c2fSBiju Das #define PRR_PRODUCT_V3H			0x00005600U	/* R-Car V3H */
178011a4c2fSBiju Das #define PRR_PRODUCT_E3			0x00005700U	/* R-Car E3 */
179011a4c2fSBiju Das #define PRR_PRODUCT_D3			0x00005800U	/* R-Car D3 */
180011a4c2fSBiju Das #define PRR_PRODUCT_10			0x00U		/* Ver.1.0 */
181011a4c2fSBiju Das #define PRR_PRODUCT_11			0x01U		/* Ver.1.1 */
182011a4c2fSBiju Das #define PRR_PRODUCT_20			0x10U		/* Ver.2.0 */
183011a4c2fSBiju Das #define PRR_PRODUCT_21			0x11U		/* Ver.2.1 */
184011a4c2fSBiju Das #define PRR_PRODUCT_30			0x20U		/* Ver.3.0 */
185011a4c2fSBiju Das #define RCAR_CPU_MASK_CA57		U(0x80000000)
186011a4c2fSBiju Das #define RCAR_CPU_MASK_CA53		U(0x04000000)
187011a4c2fSBiju Das #define RCAR_CPU_HAVE_CA57		U(0x00000000)
188011a4c2fSBiju Das #define RCAR_CPU_HAVE_CA53		U(0x00000000)
189011a4c2fSBiju Das #define RCAR_SSCG_MASK			U(0x1000)	/* MD12 */
190011a4c2fSBiju Das #define RCAR_SSCG_ENABLE		U(0x1000)
191011a4c2fSBiju Das /* MD pin information */
192011a4c2fSBiju Das #define MODEMR_BOOT_CPU_MASK		U(0x000000C0)
193011a4c2fSBiju Das #define MODEMR_BOOT_CPU_CR7		U(0x000000C0)
194011a4c2fSBiju Das #define MODEMR_BOOT_CPU_CA57		U(0x00000000)
195011a4c2fSBiju Das #define MODEMR_BOOT_CPU_CA53		U(0x00000040)
196011a4c2fSBiju Das #define MODEMR_BOOT_DEV_MASK		U(0x0000001E)
197011a4c2fSBiju Das #define MODEMR_BOOT_DEV_HYPERFLASH160	U(0x00000004)
198011a4c2fSBiju Das #define MODEMR_BOOT_DEV_HYPERFLASH80	U(0x00000006)
199011a4c2fSBiju Das #define MODEMR_BOOT_DEV_QSPI_FLASH40	U(0x00000008)
200011a4c2fSBiju Das #define MODEMR_BOOT_DEV_QSPI_FLASH80	U(0x0000000C)
201011a4c2fSBiju Das #define MODEMR_BOOT_DEV_EMMC_25X1	U(0x0000000A)
202011a4c2fSBiju Das #define MODEMR_BOOT_DEV_EMMC_50X8	U(0x0000001A)
203011a4c2fSBiju Das #define MODEMR_BOOT_PLL_MASK		U(0x00006000)
204011a4c2fSBiju Das #define MODEMR_BOOT_PLL_SHIFT		U(13)
205011a4c2fSBiju Das /* Memory mapped Generic timer interfaces */
206011a4c2fSBiju Das #define ARM_SYS_CNTCTL_BASE		RCAR_CNTC_BASE
207011a4c2fSBiju Das /* MODEMR PLL masks and bitfield values */
208011a4c2fSBiju Das #define CHECK_MD13_MD14			U(0x6000)
209011a4c2fSBiju Das #define MD14_MD13_TYPE_0		U(0x0000)	/* MD14=0 MD13=0 */
210011a4c2fSBiju Das #define MD14_MD13_TYPE_1		U(0x2000)	/* MD14=0 MD13=1 */
211011a4c2fSBiju Das #define MD14_MD13_TYPE_2		U(0x4000)	/* MD14=1 MD13=0 */
212011a4c2fSBiju Das #define MD14_MD13_TYPE_3		U(0x6000)	/* MD14=1 MD13=1 */
213011a4c2fSBiju Das /* Frequency of EXTAL(Hz) */
214011a4c2fSBiju Das #define EXTAL_MD14_MD13_TYPE_0		U(8333300)	/* MD14=0 MD13=0 */
215011a4c2fSBiju Das #define EXTAL_MD14_MD13_TYPE_1		U(10000000)	/* MD14=0 MD13=1 */
216011a4c2fSBiju Das #define EXTAL_MD14_MD13_TYPE_2		U(12500000)	/* MD14=1 MD13=0 */
217011a4c2fSBiju Das #define EXTAL_MD14_MD13_TYPE_3		U(16666600)	/* MD14=1 MD13=1 */
218011a4c2fSBiju Das #define EXTAL_SALVATOR_XS		U(8320000)	/* Salvator-XS */
219011a4c2fSBiju Das #define EXTAL_EBISU			U(24000000)	/* Ebisu */
220011a4c2fSBiju Das #define EXTAL_DRAAK			U(24000000)	/* Draak */
221011a4c2fSBiju Das /* CPG write protect registers	*/
222011a4c2fSBiju Das #define CPGWPR_PASSWORD			(0x5A5AFFFFU)
223011a4c2fSBiju Das #define CPGWPCR_PASSWORD		(0xA5A50000U)
224011a4c2fSBiju Das /* CA5x Debug Resource control registers */
225011a4c2fSBiju Das #define CPG_CA57DBGRCR			(CPG_BASE + 0x2180U)
226011a4c2fSBiju Das #define CPG_CA53DBGRCR			(CPG_BASE + 0x1180U)
227011a4c2fSBiju Das #define DBGCPUPREN			((uint32_t)1U << 19U)
228011a4c2fSBiju Das #define CPG_PLL0CR			(CPG_BASE + 0x00D8U)
229011a4c2fSBiju Das #define CPG_PLL2CR			(CPG_BASE + 0x002CU)
230011a4c2fSBiju Das #define CPG_PLL4CR			(CPG_BASE + 0x01F4U)
231011a4c2fSBiju Das #define CPG_CPGWPCR			(CPG_BASE + 0x0904U)
232011a4c2fSBiju Das /* RST Registers */
233011a4c2fSBiju Das #define RST_BASE			(0xE6160000U)
234011a4c2fSBiju Das #define RST_WDTRSTCR			(RST_BASE + 0x0054U)
235011a4c2fSBiju Das #define RST_MODEMR			(RST_BASE + 0x0060U)
236011a4c2fSBiju Das #define WDTRSTCR_PASSWORD		(0xA55A0000U)
237011a4c2fSBiju Das #define WDTRSTCR_RWDT_RSTMSK		((uint32_t)1U << 0U)
238011a4c2fSBiju Das /* MFIS Registers */
239011a4c2fSBiju Das #define MFISWPCNTR_PASSWORD		(0xACCE0000U)
240011a4c2fSBiju Das #define MFISWPCNTR			(0xE6260900U)
241011a4c2fSBiju Das /* IPMMU registers */
242011a4c2fSBiju Das #define IPMMU_MM_BASE			(0xE67B0000U)
243011a4c2fSBiju Das #define IPMMUMM_IMSCTLR			(IPMMU_MM_BASE + 0x0500U)
244011a4c2fSBiju Das #define IPMMUMM_IMAUXCTLR		(IPMMU_MM_BASE + 0x0504U)
245011a4c2fSBiju Das #define IPMMUMM_IMSCTLR_ENABLE		(0xC0000000U)
246011a4c2fSBiju Das #define IPMMUMM_IMAUXCTLR_NMERGE40_BIT	(0x01000000U)
247011a4c2fSBiju Das #define IMSCTLR_DISCACHE		(0xE0000000U)
248011a4c2fSBiju Das #define IPMMU_VP0_BASE			(0xFE990000U)
249011a4c2fSBiju Das #define IPMMUVP0_IMSCTLR		(IPMMU_VP0_BASE + 0x0500U)
250011a4c2fSBiju Das #define IPMMU_VI0_BASE			(0xFEBD0000U)
251011a4c2fSBiju Das #define IPMMUVI0_IMSCTLR		(IPMMU_VI0_BASE + 0x0500U)
252011a4c2fSBiju Das #define IPMMU_VI1_BASE			(0xFEBE0000U)
253011a4c2fSBiju Das #define IPMMUVI1_IMSCTLR		(IPMMU_VI1_BASE + 0x0500U)
254011a4c2fSBiju Das #define IPMMU_PV0_BASE			(0xFD800000U)
255011a4c2fSBiju Das #define IPMMUPV0_IMSCTLR		(IPMMU_PV0_BASE + 0x0500U)
256011a4c2fSBiju Das #define IPMMU_PV1_BASE			(0xFD950000U)
257011a4c2fSBiju Das #define IPMMUPV1_IMSCTLR		(IPMMU_PV1_BASE + 0x0500U)
258011a4c2fSBiju Das #define IPMMU_PV2_BASE			(0xFD960000U)
259011a4c2fSBiju Das #define IPMMUPV2_IMSCTLR		(IPMMU_PV2_BASE + 0x0500U)
260011a4c2fSBiju Das #define IPMMU_PV3_BASE			(0xFD970000U)
261011a4c2fSBiju Das #define IPMMUPV3_IMSCTLR		(IPMMU_PV3_BASE + 0x0500U)
262011a4c2fSBiju Das #define IPMMU_HC_BASE			(0xE6570000U)
263011a4c2fSBiju Das #define IPMMUHC_IMSCTLR			(IPMMU_HC_BASE + 0x0500U)
264011a4c2fSBiju Das #define IPMMU_RT_BASE			(0xFFC80000U)
265011a4c2fSBiju Das #define IPMMURT_IMSCTLR			(IPMMU_RT_BASE + 0x0500U)
266011a4c2fSBiju Das #define IPMMU_MP_BASE			(0xEC670000U)
267011a4c2fSBiju Das #define IPMMUMP_IMSCTLR			(IPMMU_MP_BASE + 0x0500U)
268011a4c2fSBiju Das #define IPMMU_DS0_BASE			(0xE6740000U)
269011a4c2fSBiju Das #define IPMMUDS0_IMSCTLR		(IPMMU_DS0_BASE + 0x0500U)
270011a4c2fSBiju Das #define IPMMU_DS1_BASE			(0xE7740000U)
271011a4c2fSBiju Das #define IPMMUDS1_IMSCTLR		(IPMMU_DS1_BASE + 0x0500U)
272011a4c2fSBiju Das /* ARMREG registers */
273011a4c2fSBiju Das #define P_ARMREG_SEC_CTRL		(0xE62711F0U)
274011a4c2fSBiju Das #define P_ARMREG_SEC_CTRL_PROT		(0x00000001U)
275011a4c2fSBiju Das /* MIDR */
276011a4c2fSBiju Das #define MIDR_CA57			(0x0D07U << MIDR_PN_SHIFT)
277011a4c2fSBiju Das #define MIDR_CA53			(0x0D03U << MIDR_PN_SHIFT)
278011a4c2fSBiju Das /* for SuspendToRAM */
279011a4c2fSBiju Das #define GPIO_BASE			(0xE6050000U)
280011a4c2fSBiju Das #define GPIO_INDT1			(GPIO_BASE + 0x100CU)
281011a4c2fSBiju Das #define GPIO_INDT3			(GPIO_BASE + 0x300CU)
282011a4c2fSBiju Das #define GPIO_INDT6			(GPIO_BASE + 0x540CU)
283011a4c2fSBiju Das #define GPIO_OUTDT1			(GPIO_BASE + 0x1008U)
284011a4c2fSBiju Das #define GPIO_OUTDT3			(GPIO_BASE + 0x3008U)
285011a4c2fSBiju Das #define GPIO_OUTDT6			(GPIO_BASE + 0x5408U)
286011a4c2fSBiju Das #define RCAR_COLD_BOOT			(0x00U)
287011a4c2fSBiju Das #define RCAR_WARM_BOOT			(0x01U)
288011a4c2fSBiju Das #if PMIC_ROHM_BD9571 && RCAR_SYSTEM_RESET_KEEPON_DDR
289011a4c2fSBiju Das #define KEEP10_MAGIC		(0x55U)
290011a4c2fSBiju Das #endif
291011a4c2fSBiju Das /* lossy registers */
292011a4c2fSBiju Das #define LOSSY_PARAMS_BASE		(0x47FD7000U)
293011a4c2fSBiju Das #define AXI_DCMPAREACRA0		(0xE6784100U)
294011a4c2fSBiju Das #define AXI_DCMPAREACRB0		(0xE6784104U)
295011a4c2fSBiju Das #define LOSSY_ENABLE			(0x80000000U)
296011a4c2fSBiju Das #define LOSSY_DISABLE			(0x00000000U)
297011a4c2fSBiju Das #define LOSSY_FMT_YUVPLANAR		(0x00000000U)
298011a4c2fSBiju Das #define LOSSY_FMT_YUV422INTLV		(0x20000000U)
299011a4c2fSBiju Das #define LOSSY_FMT_ARGB8888		(0x40000000U)
300011a4c2fSBiju Das #define LOSSY_ST_ADDR0			(0x54000000U)
301011a4c2fSBiju Das #define LOSSY_END_ADDR0			(0x57000000U)
302011a4c2fSBiju Das #define LOSSY_FMT0			LOSSY_FMT_YUVPLANAR
303011a4c2fSBiju Das #define LOSSY_ENA_DIS0			LOSSY_ENABLE
304011a4c2fSBiju Das #define LOSSY_ST_ADDR1			0x0U
305011a4c2fSBiju Das #define LOSSY_END_ADDR1			0x0U
306011a4c2fSBiju Das #define LOSSY_FMT1			LOSSY_FMT_ARGB8888
307011a4c2fSBiju Das #define LOSSY_ENA_DIS1			LOSSY_DISABLE
308011a4c2fSBiju Das #define LOSSY_ST_ADDR2			0x0U
309011a4c2fSBiju Das #define LOSSY_END_ADDR2			0x0U
310011a4c2fSBiju Das #define LOSSY_FMT2			LOSSY_FMT_YUV422INTLV
311011a4c2fSBiju Das #define LOSSY_ENA_DIS2			LOSSY_DISABLE
312011a4c2fSBiju Das 
313*b9e34d14SMarek Vasut #define RCAR_CC63_BASE			0xE6600000U
314*b9e34d14SMarek Vasut #define CC63_TRNG_ISR_REG_ADDR			0x104U
315*b9e34d14SMarek Vasut #define CC63_TRNG_ISR_REG_EHR_VALID			BIT_32(0)
316*b9e34d14SMarek Vasut #define CC63_TRNG_ISR_REG_AUTOCORR_ERR			BIT_32(1)
317*b9e34d14SMarek Vasut #define CC63_TRNG_ICR_REG_ADDR			0x108U
318*b9e34d14SMarek Vasut #define CC63_TRNG_CONFIG_REG_ADDR		0x10CU
319*b9e34d14SMarek Vasut #define CC63_TRNG_CONFIG_REG_ROSC_MAX_LENGTH		3
320*b9e34d14SMarek Vasut #define CC63_TRNG_VALID_REG_ADDR		0x110U
321*b9e34d14SMarek Vasut #define CC63_TRNG_VALID_REG_EHR_NOT_READY		0x0
322*b9e34d14SMarek Vasut #define CC63_TRNG_EHR_DATA_ADDR_0_REG_ADDR	0x114U
323*b9e34d14SMarek Vasut #define CC63_TRNG_SOURCE_ENABLE_REG_ADDR	0x12CU
324*b9e34d14SMarek Vasut #define CC63_TRNG_SOURCE_ENABLE_REG_SET			0x1
325*b9e34d14SMarek Vasut #define CC63_TRNG_SOURCE_ENABLE_REG_CLR			0x0
326*b9e34d14SMarek Vasut #define CC63_TRNG_SAMPLE_CNT1_REG_ADDR		0x130U
327*b9e34d14SMarek Vasut #define CC63_TRNG_SAMPLE_CNT1_REG_SAMPLE_COUNT		100
328*b9e34d14SMarek Vasut #define CC63_TRNG_DEBUG_CONTROL_REG_ADDR	0x138U
329*b9e34d14SMarek Vasut #define CC63_TRNG_DEBUG_CONTROL_REG_VNC_BYPASS		BIT_32(1)
330*b9e34d14SMarek Vasut #define CC63_TRNG_DEBUG_CONTROL_REG_AUTOCORR_BYPASS	BIT_32(3)
331*b9e34d14SMarek Vasut #define CC63_TRNG_DEBUG_CONTROL_REG_80090B		\
332*b9e34d14SMarek Vasut 	(CC63_TRNG_DEBUG_CONTROL_REG_VNC_BYPASS |	\
333*b9e34d14SMarek Vasut 	 CC63_TRNG_DEBUG_CONTROL_REG_AUTOCORR_BYPASS)
334*b9e34d14SMarek Vasut #define CC63_TRNG_SW_RESET_REG_ADDR		0x140U
335*b9e34d14SMarek Vasut #define CC63_TRNG_SW_RESET_REG_SET			0x1
336*b9e34d14SMarek Vasut #define CC63_TRNG_VERSION_REG_ADDR		0x1C0U
337*b9e34d14SMarek Vasut #define CC63_TRNG_CLK_ENABLE_REG_ADDR		0x1C4U
338*b9e34d14SMarek Vasut #define CC63_TRNG_CLK_ENABLE_REG_SET			0x1
339*b9e34d14SMarek Vasut 
340011a4c2fSBiju Das #endif /* RCAR_DEF_H */
341