xref: /rk3399_ARM-atf/plat/renesas/common/bl31_plat_setup.c (revision 92196d4fdac7fc495a43162d3b634f0ad96af6f2)
1499c2713SBiju Das /*
2499c2713SBiju Das  * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3*92196d4fSMarek Vasut  * Copyright (c) 2015-2025, Renesas Electronics Corporation. All rights reserved.
4499c2713SBiju Das  *
5499c2713SBiju Das  * SPDX-License-Identifier: BSD-3-Clause
6499c2713SBiju Das  */
7499c2713SBiju Das 
8499c2713SBiju Das #include <stddef.h>
9499c2713SBiju Das 
10499c2713SBiju Das #include <arch.h>
11499c2713SBiju Das #include <arch_helpers.h>
12499c2713SBiju Das #include <bl31/bl31.h>
13499c2713SBiju Das #include <common/bl_common.h>
14499c2713SBiju Das #include <common/debug.h>
15499c2713SBiju Das #include <drivers/arm/cci.h>
16499c2713SBiju Das #include <drivers/console.h>
17499c2713SBiju Das #include <lib/mmio.h>
18499c2713SBiju Das #include <plat/common/platform.h>
19499c2713SBiju Das 
20499c2713SBiju Das #include "pwrc.h"
21*92196d4fSMarek Vasut #include "timer.h"
22*92196d4fSMarek Vasut 
23499c2713SBiju Das #include "rcar_def.h"
24499c2713SBiju Das #include "rcar_private.h"
25499c2713SBiju Das #include "rcar_version.h"
26499c2713SBiju Das 
27499c2713SBiju Das static const uint64_t BL31_RO_BASE		= BL_CODE_BASE;
28499c2713SBiju Das static const uint64_t BL31_RO_LIMIT		= BL_CODE_END;
29499c2713SBiju Das 
30499c2713SBiju Das #if USE_COHERENT_MEM
31499c2713SBiju Das static const uint64_t BL31_COHERENT_RAM_BASE	= BL_COHERENT_RAM_BASE;
32499c2713SBiju Das static const uint64_t BL31_COHERENT_RAM_LIMIT	= BL_COHERENT_RAM_END;
33499c2713SBiju Das #endif /* USE_COHERENT_MEM */
34499c2713SBiju Das 
35499c2713SBiju Das extern void plat_rcar_gic_driver_init(void);
36499c2713SBiju Das extern void plat_rcar_gic_init(void);
37499c2713SBiju Das 
38499c2713SBiju Das u_register_t rcar_boot_mpidr;
39499c2713SBiju Das 
40499c2713SBiju Das static int cci_map[] = {
41499c2713SBiju Das 	CCI500_CLUSTER0_SL_IFACE_IX_FOR_M3,
42499c2713SBiju Das 	CCI500_CLUSTER1_SL_IFACE_IX_FOR_M3
43499c2713SBiju Das };
44499c2713SBiju Das 
45499c2713SBiju Das void plat_cci_init(void)
46499c2713SBiju Das {
47499c2713SBiju Das 	uint32_t prd;
48499c2713SBiju Das 
49499c2713SBiju Das 	prd = mmio_read_32(RCAR_PRR) & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
50499c2713SBiju Das 
51499c2713SBiju Das 	if (PRR_PRODUCT_H3_CUT10 == prd || PRR_PRODUCT_H3_CUT11 == prd) {
52499c2713SBiju Das 		cci_map[0U] = CCI500_CLUSTER0_SL_IFACE_IX;
53499c2713SBiju Das 		cci_map[1U] = CCI500_CLUSTER1_SL_IFACE_IX;
54499c2713SBiju Das 	}
55499c2713SBiju Das 
56499c2713SBiju Das 	cci_init(RCAR_CCI_BASE, cci_map, ARRAY_SIZE(cci_map));
57499c2713SBiju Das }
58499c2713SBiju Das 
59499c2713SBiju Das void plat_cci_enable(void)
60499c2713SBiju Das {
61499c2713SBiju Das 	cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
62499c2713SBiju Das }
63499c2713SBiju Das 
64499c2713SBiju Das void plat_cci_disable(void)
65499c2713SBiju Das {
66499c2713SBiju Das 	cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
67499c2713SBiju Das }
68499c2713SBiju Das 
69499c2713SBiju Das struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
70499c2713SBiju Das {
71499c2713SBiju Das 	bl2_to_bl31_params_mem_t *from_bl2 = (bl2_to_bl31_params_mem_t *)
72499c2713SBiju Das 					     PARAMS_BASE;
73499c2713SBiju Das 	entry_point_info_t *next_image_info;
74499c2713SBiju Das 
75499c2713SBiju Das 	next_image_info = (type == NON_SECURE) ?
76499c2713SBiju Das 		&from_bl2->bl33_ep_info : &from_bl2->bl32_ep_info;
77499c2713SBiju Das 
78499c2713SBiju Das 	return next_image_info->pc ? next_image_info : NULL;
79499c2713SBiju Das }
80499c2713SBiju Das 
81499c2713SBiju Das void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
82499c2713SBiju Das 				u_register_t arg2, u_register_t arg3)
83499c2713SBiju Das {
84499c2713SBiju Das 	rcar_console_runtime_init();
85499c2713SBiju Das 
86499c2713SBiju Das 	NOTICE("BL3-1 : Rev.%s\n", version_of_renesas);
87499c2713SBiju Das 
88499c2713SBiju Das #if RCAR_LSI != RCAR_D3
89499c2713SBiju Das 	if (rcar_pwrc_get_cluster() == RCAR_CLUSTER_A53A57) {
90499c2713SBiju Das 		plat_cci_init();
91499c2713SBiju Das 		plat_cci_enable();
92499c2713SBiju Das 	}
93499c2713SBiju Das #endif /* RCAR_LSI != RCAR_D3 */
94499c2713SBiju Das }
95499c2713SBiju Das 
96499c2713SBiju Das void bl31_plat_arch_setup(void)
97499c2713SBiju Das {
98499c2713SBiju Das 	rcar_configure_mmu_el3(BL31_BASE,
99499c2713SBiju Das 			       BL31_LIMIT - BL31_BASE,
100499c2713SBiju Das 			       BL31_RO_BASE, BL31_RO_LIMIT
101499c2713SBiju Das #if USE_COHERENT_MEM
102499c2713SBiju Das 			       , BL31_COHERENT_RAM_BASE, BL31_COHERENT_RAM_LIMIT
103499c2713SBiju Das #endif /* USE_COHERENT_MEM */
104499c2713SBiju Das 	    );
105499c2713SBiju Das 	rcar_pwrc_code_copy_to_system_ram();
106499c2713SBiju Das }
107499c2713SBiju Das 
108499c2713SBiju Das void bl31_platform_setup(void)
109499c2713SBiju Das {
110499c2713SBiju Das 	plat_rcar_gic_driver_init();
111499c2713SBiju Das 	plat_rcar_gic_init();
112499c2713SBiju Das 
113499c2713SBiju Das 	/* enable the system level generic timer */
114499c2713SBiju Das 	mmio_write_32(RCAR_CNTC_BASE + CNTCR_OFF, CNTCR_FCREQ(U(0)) | CNTCR_EN);
115499c2713SBiju Das 
116499c2713SBiju Das 	rcar_pwrc_setup();
117499c2713SBiju Das #if 0
118499c2713SBiju Das 	/*
119499c2713SBiju Das 	 * TODO: there is a broad number of rcar-gen3 SoC configurations; to
120499c2713SBiju Das 	 * support all of them, Renesas use the pwrc driver to discover what
121499c2713SBiju Das 	 * cores are on/off before announcing the topology.
122499c2713SBiju Das 	 * This code hasnt been ported yet
123499c2713SBiju Das 	 */
124499c2713SBiju Das 
125499c2713SBiju Das 	rcar_setup_topology();
126499c2713SBiju Das #endif
127499c2713SBiju Das 
128499c2713SBiju Das 	/*
129499c2713SBiju Das 	 * mask should match the kernel's MPIDR_HWID_BITMASK so the core can be
130499c2713SBiju Das 	 * identified during cpuhotplug (check the kernel's psci migrate set of
131499c2713SBiju Das 	 * functions
132499c2713SBiju Das 	 */
133499c2713SBiju Das 	rcar_boot_mpidr = read_mpidr_el1() & 0x0000ffffU;
134d9912cf3STakuya Sakata 	rcar_pwrc_all_disable_interrupt_wakeup();
135499c2713SBiju Das }
136