xref: /rk3399_ARM-atf/plat/qti/msm8916/platform.mk (revision aad23f1a2c109fb853e498c17fa1e97fbdb6522c)
1dddba19aSStephan Gerhold#
24a3e2cb3SStephan Gerhold# Copyright (c) 2021-2023, Stephan Gerhold <stephan@gerhold.net>
3dddba19aSStephan Gerhold#
4dddba19aSStephan Gerhold# SPDX-License-Identifier: BSD-3-Clause
5dddba19aSStephan Gerhold#
6dddba19aSStephan Gerhold
7dddba19aSStephan Gerholdinclude drivers/arm/gic/v2/gicv2.mk
8dddba19aSStephan Gerholdinclude lib/xlat_tables_v2/xlat_tables.mk
9dddba19aSStephan Gerhold
10840831b2SStephan GerholdPLAT_BL_COMMON_SOURCES	:=	${GICV2_SOURCES}				\
11840831b2SStephan Gerhold				${XLAT_TABLES_LIB_SRCS}				\
12840831b2SStephan Gerhold				drivers/delay_timer/delay_timer.c		\
13840831b2SStephan Gerhold				drivers/delay_timer/generic_delay_timer.c	\
14840831b2SStephan Gerhold				plat/common/plat_gicv2.c			\
15840831b2SStephan Gerhold				plat/qti/msm8916/msm8916_gicv2.c		\
16840831b2SStephan Gerhold				plat/qti/msm8916/msm8916_setup.c		\
17840831b2SStephan Gerhold				plat/qti/msm8916/${ARCH}/msm8916_helpers.S	\
18840831b2SStephan Gerhold				plat/qti/msm8916/${ARCH}/uartdm_console.S
19840831b2SStephan Gerhold
20840831b2SStephan GerholdMSM8916_PM_SOURCES	:=	lib/cpus/${ARCH}/cortex_a53.S			\
21840831b2SStephan Gerhold				plat/common/plat_psci_common.c			\
22840831b2SStephan Gerhold				plat/qti/msm8916/msm8916_config.c		\
23840831b2SStephan Gerhold				plat/qti/msm8916/msm8916_cpu_boot.c		\
24840831b2SStephan Gerhold				plat/qti/msm8916/msm8916_pm.c			\
25840831b2SStephan Gerhold				plat/qti/msm8916/msm8916_topology.c
26840831b2SStephan Gerhold
27840831b2SStephan GerholdBL31_SOURCES		+=	${MSM8916_PM_SOURCES}				\
28840831b2SStephan Gerhold				plat/qti/msm8916/msm8916_bl31_setup.c
29dddba19aSStephan Gerhold
3045b2bd0aSStephan GerholdPLAT_INCLUDES		:=	-Iplat/qti/msm8916/include
3145b2bd0aSStephan Gerhold
3245b2bd0aSStephan Gerholdifeq (${ARCH},aarch64)
3345b2bd0aSStephan Gerhold# arm_macros.S exists only on aarch64 currently
3445b2bd0aSStephan GerholdPLAT_INCLUDES		+=	-Iinclude/plat/arm/common/${ARCH}
3545b2bd0aSStephan Gerholdendif
36dddba19aSStephan Gerhold
37dddba19aSStephan Gerhold# Only BL31 is supported at the moment and is entered on a single CPU
38dddba19aSStephan GerholdRESET_TO_BL31			:= 1
39dddba19aSStephan GerholdCOLD_BOOT_SINGLE_CPU		:= 1
40dddba19aSStephan Gerhold
41dddba19aSStephan Gerhold# Have different sections for code and rodata
42dddba19aSStephan GerholdSEPARATE_CODE_AND_RODATA	:= 1
43dddba19aSStephan Gerhold
44dddba19aSStephan Gerhold# Single cluster
45dddba19aSStephan GerholdWARMBOOT_ENABLE_DCACHE_EARLY	:= 1
46dddba19aSStephan Gerhold
47dddba19aSStephan Gerhold# Disable features unsupported in ARMv8.0
4890118bb5SAndre PrzywaraENABLE_SPE_FOR_NS		:= 0
49dddba19aSStephan GerholdENABLE_SVE_FOR_NS		:= 0
50dddba19aSStephan Gerhold
514a3e2cb3SStephan Gerhold# Disable workarounds unnecessary for Cortex-A53
524a3e2cb3SStephan GerholdWORKAROUND_CVE_2017_5715	:= 0
534a3e2cb3SStephan GerholdWORKAROUND_CVE_2022_23960	:= 0
544a3e2cb3SStephan Gerhold
55dddba19aSStephan Gerhold# MSM8916 uses ARM Cortex-A53 r0p0 so likely all the errata apply
56dddba19aSStephan GerholdERRATA_A53_819472		:= 1
57dddba19aSStephan GerholdERRATA_A53_824069		:= 1
58dddba19aSStephan GerholdERRATA_A53_826319		:= 1
59dddba19aSStephan GerholdERRATA_A53_827319		:= 1
60dddba19aSStephan GerholdERRATA_A53_835769		:= 1
61dddba19aSStephan GerholdERRATA_A53_836870		:= 1
62dddba19aSStephan GerholdERRATA_A53_843419		:= 1
63dddba19aSStephan GerholdERRATA_A53_855873		:= 0	# Workaround works only for >= r0p3
64dddba19aSStephan GerholdERRATA_A53_1530924		:= 1
65dddba19aSStephan Gerhold
664181ec8cSStephan Gerhold# Build config flags
674181ec8cSStephan Gerhold# ------------------
684181ec8cSStephan GerholdBL31_BASE			?= 0x86500000
694181ec8cSStephan GerholdPRELOADED_BL33_BASE		?= 0x8f600000
704181ec8cSStephan Gerhold
7145b2bd0aSStephan Gerholdifeq (${ARCH},aarch64)
7245b2bd0aSStephan GerholdBL32_BASE			?= BL31_LIMIT
73dddba19aSStephan Gerhold$(eval $(call add_define,BL31_BASE))
7445b2bd0aSStephan Gerholdelse
7545b2bd0aSStephan Gerhold# There is no BL31 on aarch32, so reuse its location for BL32
7645b2bd0aSStephan GerholdBL32_BASE			?= $(BL31_BASE)
7745b2bd0aSStephan Gerholdendif
78dddba19aSStephan Gerhold$(eval $(call add_define,BL32_BASE))
79*aad23f1aSStephan Gerhold
80*aad23f1aSStephan Gerhold# UART number to use for TF-A output during early boot
81*aad23f1aSStephan GerholdQTI_UART_NUM			?= 2
82*aad23f1aSStephan Gerhold$(eval $(call assert_numeric,QTI_UART_NUM))
83*aad23f1aSStephan Gerhold$(eval $(call add_define,QTI_UART_NUM))
84*aad23f1aSStephan Gerhold
85*aad23f1aSStephan Gerhold# Set to 1 on the command line to keep using UART after early boot.
86*aad23f1aSStephan Gerhold# Requires reserving the UART and related clocks inside the normal world.
87*aad23f1aSStephan GerholdQTI_RUNTIME_UART		?= 0
88*aad23f1aSStephan Gerhold$(eval $(call assert_boolean,QTI_RUNTIME_UART))
89*aad23f1aSStephan Gerhold$(eval $(call add_define,QTI_RUNTIME_UART))
90