1840831b2SStephan Gerhold /* 2840831b2SStephan Gerhold * Copyright (c) 2021-2023, Stephan Gerhold <stephan@gerhold.net> 3840831b2SStephan Gerhold * 4840831b2SStephan Gerhold * SPDX-License-Identifier: BSD-3-Clause 5840831b2SStephan Gerhold */ 6840831b2SStephan Gerhold 7840831b2SStephan Gerhold #include <common/bl_common.h> 8840831b2SStephan Gerhold #include <drivers/console.h> 9840831b2SStephan Gerhold #include <drivers/generic_delay_timer.h> 10840831b2SStephan Gerhold #include <lib/mmio.h> 11840831b2SStephan Gerhold #include <lib/xlat_tables/xlat_mmu_helpers.h> 12840831b2SStephan Gerhold #include <lib/xlat_tables/xlat_tables_v2.h> 13840831b2SStephan Gerhold 14840831b2SStephan Gerhold #include "msm8916_gicv2.h" 15840831b2SStephan Gerhold #include <msm8916_mmap.h> 16840831b2SStephan Gerhold #include "msm8916_setup.h" 17840831b2SStephan Gerhold #include <uartdm_console.h> 18840831b2SStephan Gerhold 19840831b2SStephan Gerhold static const mmap_region_t msm8916_mmap[] = { 20840831b2SStephan Gerhold MAP_REGION_FLAT(PCNOC_BASE, PCNOC_SIZE, 21840831b2SStephan Gerhold MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER), 22840831b2SStephan Gerhold MAP_REGION_FLAT(APCS_BASE, APCS_SIZE, 23840831b2SStephan Gerhold MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER), 24840831b2SStephan Gerhold {}, 25840831b2SStephan Gerhold }; 26840831b2SStephan Gerhold 27840831b2SStephan Gerhold static console_t console; 28840831b2SStephan Gerhold 29840831b2SStephan Gerhold unsigned int plat_get_syscnt_freq2(void) 30840831b2SStephan Gerhold { 31840831b2SStephan Gerhold return PLAT_SYSCNT_FREQ; 32840831b2SStephan Gerhold } 33840831b2SStephan Gerhold 34aad23f1aSStephan Gerhold #define GPIO_CFG_FUNC(n) ((n) << 2) 35aad23f1aSStephan Gerhold #define GPIO_CFG_DRV_STRENGTH_MA(ma) (((ma) / 2 - 1) << 6) 36840831b2SStephan Gerhold 37840831b2SStephan Gerhold #define CLK_ENABLE BIT_32(0) 38840831b2SStephan Gerhold #define CLK_OFF BIT_32(31) 39840831b2SStephan Gerhold #define GCC_BLSP1_AHB_CBCR (GCC_BASE + 0x01008) 40aad23f1aSStephan Gerhold #define GCC_BLSP1_UART_APPS_CBCR(n) (GCC_BASE + \ 41aad23f1aSStephan Gerhold (((n) == 2) ? (0x0302c) : (0x0203c + (((n) - 1) * 0x1000)))) 42840831b2SStephan Gerhold #define GCC_APCS_CLOCK_BRANCH_ENA_VOTE (GCC_BASE + 0x45004) 43840831b2SStephan Gerhold #define BLSP1_AHB_CLK_ENA BIT_32(10) 44840831b2SStephan Gerhold 45aad23f1aSStephan Gerhold struct uartdm_gpios { 46aad23f1aSStephan Gerhold unsigned int tx, rx, func; 47aad23f1aSStephan Gerhold }; 48aad23f1aSStephan Gerhold 49aad23f1aSStephan Gerhold static const struct uartdm_gpios uartdm_gpio_map[] = { 50cf0a75f0SStephan Gerhold #if defined(PLAT_msm8909) 51cf0a75f0SStephan Gerhold {4, 5, 0x2}, {20, 21, 0x3}, 52c28e96cdSStephan Gerhold #elif defined(PLAT_msm8916) || defined(PLAT_msm8939) 53aad23f1aSStephan Gerhold {0, 1, 0x2}, {4, 5, 0x2}, 54*78aac78aSStephan Gerhold #elif defined(PLAT_mdm9607) 55*78aac78aSStephan Gerhold {12, 13, 0x2}, {4, 5, 0x2}, {0, 1, 0x1}, 56*78aac78aSStephan Gerhold {16, 17, 0x2}, {8, 9, 0x2}, {20, 21, 0x2}, 57cf0a75f0SStephan Gerhold #endif 58aad23f1aSStephan Gerhold }; 59aad23f1aSStephan Gerhold 60840831b2SStephan Gerhold /* 61840831b2SStephan Gerhold * The previous boot stage seems to disable most of the UART setup before exit 62840831b2SStephan Gerhold * so it must be enabled here again before the UART console can be used. 63840831b2SStephan Gerhold */ 64aad23f1aSStephan Gerhold static void msm8916_enable_blsp_uart(void) 65840831b2SStephan Gerhold { 66aad23f1aSStephan Gerhold const struct uartdm_gpios *gpios = &uartdm_gpio_map[QTI_UART_NUM - 1]; 67aad23f1aSStephan Gerhold 68aad23f1aSStephan Gerhold CASSERT(QTI_UART_NUM > 0 && QTI_UART_NUM <= ARRAY_SIZE(uartdm_gpio_map), 69aad23f1aSStephan Gerhold assert_qti_blsp_uart_valid); 70aad23f1aSStephan Gerhold 71aad23f1aSStephan Gerhold /* Route GPIOs to BLSP UART */ 72aad23f1aSStephan Gerhold mmio_write_32(TLMM_GPIO_CFG(gpios->tx), GPIO_CFG_FUNC(gpios->func) | 73aad23f1aSStephan Gerhold GPIO_CFG_DRV_STRENGTH_MA(8)); 74aad23f1aSStephan Gerhold mmio_write_32(TLMM_GPIO_CFG(gpios->rx), GPIO_CFG_FUNC(gpios->func) | 75aad23f1aSStephan Gerhold GPIO_CFG_DRV_STRENGTH_MA(8)); 76840831b2SStephan Gerhold 77840831b2SStephan Gerhold /* Enable AHB clock */ 78840831b2SStephan Gerhold mmio_setbits_32(GCC_APCS_CLOCK_BRANCH_ENA_VOTE, BLSP1_AHB_CLK_ENA); 79b9072a34SStephan Gerhold while (mmio_read_32(GCC_BLSP1_AHB_CBCR) & CLK_OFF) { 80b9072a34SStephan Gerhold } 81840831b2SStephan Gerhold 82aad23f1aSStephan Gerhold /* Enable BLSP UART clock */ 83aad23f1aSStephan Gerhold mmio_setbits_32(GCC_BLSP1_UART_APPS_CBCR(QTI_UART_NUM), CLK_ENABLE); 84b9072a34SStephan Gerhold while (mmio_read_32(GCC_BLSP1_UART_APPS_CBCR(QTI_UART_NUM)) & CLK_OFF) { 85b9072a34SStephan Gerhold } 86840831b2SStephan Gerhold } 87840831b2SStephan Gerhold 88840831b2SStephan Gerhold void msm8916_early_platform_setup(void) 89840831b2SStephan Gerhold { 90840831b2SStephan Gerhold /* Initialize the debug console as early as possible */ 91aad23f1aSStephan Gerhold msm8916_enable_blsp_uart(); 92aad23f1aSStephan Gerhold console_uartdm_register(&console, BLSP_UART_BASE); 93aad23f1aSStephan Gerhold 94aad23f1aSStephan Gerhold if (QTI_RUNTIME_UART) { 95aad23f1aSStephan Gerhold /* Mark UART as runtime usable */ 96aad23f1aSStephan Gerhold console_set_scope(&console, CONSOLE_FLAG_BOOT | 97aad23f1aSStephan Gerhold CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH); 98aad23f1aSStephan Gerhold } 99840831b2SStephan Gerhold } 100840831b2SStephan Gerhold 101840831b2SStephan Gerhold void msm8916_plat_arch_setup(uintptr_t base, size_t size) 102840831b2SStephan Gerhold { 103840831b2SStephan Gerhold mmap_add_region(base, base, size, MT_RW_DATA | MT_SECURE); 104840831b2SStephan Gerhold mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 105840831b2SStephan Gerhold BL_CODE_END - BL_CODE_BASE, 106840831b2SStephan Gerhold MT_CODE | MT_SECURE); 107840831b2SStephan Gerhold mmap_add_region(BL_RO_DATA_BASE, BL_RO_DATA_BASE, 108840831b2SStephan Gerhold BL_RO_DATA_END - BL_RO_DATA_BASE, 109840831b2SStephan Gerhold MT_RO_DATA | MT_SECURE); 110840831b2SStephan Gerhold mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE, 111840831b2SStephan Gerhold BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 112840831b2SStephan Gerhold MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER); 113840831b2SStephan Gerhold 114840831b2SStephan Gerhold mmap_add(msm8916_mmap); 115840831b2SStephan Gerhold init_xlat_tables(); 116840831b2SStephan Gerhold } 117840831b2SStephan Gerhold 118840831b2SStephan Gerhold void msm8916_platform_setup(void) 119840831b2SStephan Gerhold { 120840831b2SStephan Gerhold generic_delay_timer_init(); 121840831b2SStephan Gerhold msm8916_gicv2_init(); 122840831b2SStephan Gerhold } 123