1840831b2SStephan Gerhold /* 2840831b2SStephan Gerhold * Copyright (c) 2021-2023, Stephan Gerhold <stephan@gerhold.net> 3840831b2SStephan Gerhold * 4840831b2SStephan Gerhold * SPDX-License-Identifier: BSD-3-Clause 5840831b2SStephan Gerhold */ 6840831b2SStephan Gerhold 7840831b2SStephan Gerhold #include <assert.h> 8840831b2SStephan Gerhold 9840831b2SStephan Gerhold #include <arch.h> 10*1240dc7eSStephan Gerhold #include <drivers/arm/cci.h> 11840831b2SStephan Gerhold #include <lib/mmio.h> 12840831b2SStephan Gerhold 13840831b2SStephan Gerhold #include "msm8916_config.h" 14840831b2SStephan Gerhold #include "msm8916_gicv2.h" 15840831b2SStephan Gerhold #include <msm8916_mmap.h> 16840831b2SStephan Gerhold #include <platform_def.h> 17840831b2SStephan Gerhold 18*1240dc7eSStephan Gerhold static const int cci_map[] = { 3, 4 }; 19*1240dc7eSStephan Gerhold 20*1240dc7eSStephan Gerhold void msm8916_configure_early(void) 21*1240dc7eSStephan Gerhold { 22*1240dc7eSStephan Gerhold if (PLATFORM_CLUSTER_COUNT > 1) { 23*1240dc7eSStephan Gerhold cci_init(APCS_CCI_BASE, cci_map, ARRAY_SIZE(cci_map)); 24*1240dc7eSStephan Gerhold cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); 25*1240dc7eSStephan Gerhold } 26*1240dc7eSStephan Gerhold } 27*1240dc7eSStephan Gerhold 281d7ed58fSStephan Gerhold static void msm8916_configure_timer(uintptr_t base) 29840831b2SStephan Gerhold { 30840831b2SStephan Gerhold /* Set timer frequency */ 311d7ed58fSStephan Gerhold mmio_write_32(base + CNTCTLBASE_CNTFRQ, PLAT_SYSCNT_FREQ); 32840831b2SStephan Gerhold 33840831b2SStephan Gerhold /* Make all timer frames available to non-secure world */ 341d7ed58fSStephan Gerhold mmio_write_32(base + CNTNSAR, GENMASK_32(7, 0)); 35840831b2SStephan Gerhold } 36840831b2SStephan Gerhold 37840831b2SStephan Gerhold /* 38840831b2SStephan Gerhold * The APCS register regions always start with a SECURE register that should 39840831b2SStephan Gerhold * be cleared to 0 to only allow secure access. Since BL31 handles most of 40840831b2SStephan Gerhold * the CPU power management, most of them can be cleared to secure access only. 41840831b2SStephan Gerhold */ 42840831b2SStephan Gerhold #define APCS_GLB_SECURE_STS_NS BIT_32(0) 43840831b2SStephan Gerhold #define APCS_GLB_SECURE_PWR_NS BIT_32(1) 441d7ed58fSStephan Gerhold #define APCS_BOOT_START_ADDR_SEC 0x04 45840831b2SStephan Gerhold #define REMAP_EN BIT_32(0) 461d7ed58fSStephan Gerhold #define APCS_AA64NAA32_REG 0x0c 47840831b2SStephan Gerhold 481d7ed58fSStephan Gerhold static void msm8916_configure_apcs_cluster(unsigned int cluster) 49840831b2SStephan Gerhold { 501d7ed58fSStephan Gerhold uintptr_t cfg = APCS_CFG(cluster); 51840831b2SStephan Gerhold unsigned int cpu; 52840831b2SStephan Gerhold 53840831b2SStephan Gerhold /* Disallow non-secure access to boot remapper / TCM registers */ 541d7ed58fSStephan Gerhold mmio_write_32(cfg, 0); 55840831b2SStephan Gerhold 56840831b2SStephan Gerhold /* 57840831b2SStephan Gerhold * Disallow non-secure access to power management registers. 58840831b2SStephan Gerhold * However, allow STS and PWR since those also seem to control access 59840831b2SStephan Gerhold * to CPU frequency related registers (e.g. APCS_CMD_RCGR). If these 60840831b2SStephan Gerhold * bits are not set, CPU frequency control fails in the non-secure world. 61840831b2SStephan Gerhold */ 621d7ed58fSStephan Gerhold mmio_write_32(APCS_GLB(cluster), 631d7ed58fSStephan Gerhold APCS_GLB_SECURE_STS_NS | APCS_GLB_SECURE_PWR_NS); 64840831b2SStephan Gerhold 65840831b2SStephan Gerhold /* Disallow non-secure access to L2 SAW2 */ 661d7ed58fSStephan Gerhold mmio_write_32(APCS_L2_SAW2(cluster), 0); 67840831b2SStephan Gerhold 68840831b2SStephan Gerhold /* Disallow non-secure access to CPU ACS and SAW2 */ 691d7ed58fSStephan Gerhold for (cpu = 0; cpu < PLATFORM_CPUS_PER_CLUSTER; cpu++) { 701d7ed58fSStephan Gerhold mmio_write_32(APCS_ALIAS_ACS(cluster, cpu), 0); 711d7ed58fSStephan Gerhold mmio_write_32(APCS_ALIAS_SAW2(cluster, cpu), 0); 72840831b2SStephan Gerhold } 73840831b2SStephan Gerhold 7445b2bd0aSStephan Gerhold #ifdef __aarch64__ 75840831b2SStephan Gerhold /* Make sure all further warm boots end up in BL31 and aarch64 state */ 76840831b2SStephan Gerhold CASSERT((BL31_BASE & 0xffff) == 0, assert_bl31_base_64k_aligned); 771d7ed58fSStephan Gerhold mmio_write_32(cfg + APCS_BOOT_START_ADDR_SEC, BL31_BASE | REMAP_EN); 781d7ed58fSStephan Gerhold mmio_write_32(cfg + APCS_AA64NAA32_REG, 1); 7945b2bd0aSStephan Gerhold #else 8045b2bd0aSStephan Gerhold /* Make sure all further warm boots end up in BL32 */ 8145b2bd0aSStephan Gerhold CASSERT((BL32_BASE & 0xffff) == 0, assert_bl32_base_64k_aligned); 821d7ed58fSStephan Gerhold mmio_write_32(cfg + APCS_BOOT_START_ADDR_SEC, BL32_BASE | REMAP_EN); 8345b2bd0aSStephan Gerhold #endif 841d7ed58fSStephan Gerhold 851d7ed58fSStephan Gerhold msm8916_configure_timer(APCS_QTMR(cluster)); 861d7ed58fSStephan Gerhold } 871d7ed58fSStephan Gerhold 881d7ed58fSStephan Gerhold static void msm8916_configure_apcs(void) 891d7ed58fSStephan Gerhold { 901d7ed58fSStephan Gerhold unsigned int cluster; 911d7ed58fSStephan Gerhold 921d7ed58fSStephan Gerhold for (cluster = 0; cluster < PLATFORM_CLUSTER_COUNT; cluster++) { 931d7ed58fSStephan Gerhold msm8916_configure_apcs_cluster(cluster); 941d7ed58fSStephan Gerhold } 95*1240dc7eSStephan Gerhold 96*1240dc7eSStephan Gerhold if (PLATFORM_CLUSTER_COUNT > 1) { 97*1240dc7eSStephan Gerhold /* Disallow non-secure access to CCI ACS and SAW2 */ 98*1240dc7eSStephan Gerhold mmio_write_32(APCS_CCI_ACS, 0); 99*1240dc7eSStephan Gerhold mmio_write_32(APCS_CCI_SAW2, 0); 100*1240dc7eSStephan Gerhold } 101840831b2SStephan Gerhold } 102840831b2SStephan Gerhold 103840831b2SStephan Gerhold /* 104840831b2SStephan Gerhold * MSM8916 has a special "interrupt aggregation logic" in the APPS SMMU, 105840831b2SStephan Gerhold * which allows routing context bank interrupts to one of 3 interrupt numbers 106840831b2SStephan Gerhold * ("TZ/HYP/NS"). Route all interrupts to the non-secure interrupt number 107840831b2SStephan Gerhold * by default to avoid special setup on the non-secure side. 108840831b2SStephan Gerhold */ 109840831b2SStephan Gerhold #define CLK_OFF BIT_32(31) 110d9b04423SStephan Gerhold #define GCC_APSS_TCU_CBCR (GCC_BASE + 0x12018) 111d9b04423SStephan Gerhold #define GCC_GFX_TCU_CBCR (GCC_BASE + 0x12020) 112840831b2SStephan Gerhold #define GCC_SMMU_CFG_CBCR (GCC_BASE + 0x12038) 113d9b04423SStephan Gerhold #define GCC_RPM_SMMU_CLOCK_BRANCH_ENA_VOTE (GCC_BASE + 0x3600c) 114840831b2SStephan Gerhold #define GCC_APCS_SMMU_CLOCK_BRANCH_ENA_VOTE (GCC_BASE + 0x4500c) 115d9b04423SStephan Gerhold #define APSS_TCU_CLK_ENA BIT_32(1) 116d9b04423SStephan Gerhold #define GFX_TCU_CLK_ENA BIT_32(2) 117d9b04423SStephan Gerhold #define GFX_TBU_CLK_ENA BIT_32(3) 118840831b2SStephan Gerhold #define SMMU_CFG_CLK_ENA BIT_32(12) 119840831b2SStephan Gerhold #define APPS_SMMU_INTR_SEL_NS (APPS_SMMU_QCOM + 0x2000) 120840831b2SStephan Gerhold #define APPS_SMMU_INTR_SEL_NS_EN_ALL U(0xffffffff) 121840831b2SStephan Gerhold 122d9b04423SStephan Gerhold #define SMMU_SACR 0x010 123d9b04423SStephan Gerhold #define SMMU_SACR_CACHE_LOCK BIT_32(26) 124d9b04423SStephan Gerhold #define SMMU_IDR7 0x03c 125d9b04423SStephan Gerhold #define SMMU_IDR7_MINOR(val) (((val) >> 0) & 0xf) 126d9b04423SStephan Gerhold #define SMMU_IDR7_MAJOR(val) (((val) >> 4) & 0xf) 127d9b04423SStephan Gerhold 128d9b04423SStephan Gerhold static void msm8916_smmu_cache_unlock(uintptr_t smmu_base, uintptr_t clk_cbcr) 129d9b04423SStephan Gerhold { 130d9b04423SStephan Gerhold uint32_t version; 131d9b04423SStephan Gerhold 132d9b04423SStephan Gerhold /* Wait for clock */ 133d9b04423SStephan Gerhold while (mmio_read_32(clk_cbcr) & CLK_OFF) { 134d9b04423SStephan Gerhold } 135d9b04423SStephan Gerhold 136d9b04423SStephan Gerhold version = mmio_read_32(smmu_base + SMMU_IDR7); 137d9b04423SStephan Gerhold VERBOSE("SMMU(0x%lx) r%dp%d\n", smmu_base, 138d9b04423SStephan Gerhold SMMU_IDR7_MAJOR(version), SMMU_IDR7_MINOR(version)); 139d9b04423SStephan Gerhold 140d9b04423SStephan Gerhold /* For SMMU r2p0+ clear CACHE_LOCK to allow writes to CBn_ACTLR */ 141d9b04423SStephan Gerhold if (SMMU_IDR7_MAJOR(version) >= 2) { 142d9b04423SStephan Gerhold mmio_clrbits_32(smmu_base + SMMU_SACR, SMMU_SACR_CACHE_LOCK); 143d9b04423SStephan Gerhold } 144d9b04423SStephan Gerhold } 145d9b04423SStephan Gerhold 146840831b2SStephan Gerhold static void msm8916_configure_smmu(void) 147840831b2SStephan Gerhold { 148d9b04423SStephan Gerhold /* Enable SMMU clocks to enable register access */ 149d9b04423SStephan Gerhold mmio_write_32(GCC_APCS_SMMU_CLOCK_BRANCH_ENA_VOTE, SMMU_CFG_CLK_ENA | 150d9b04423SStephan Gerhold APSS_TCU_CLK_ENA | GFX_TCU_CLK_ENA | GFX_TBU_CLK_ENA); 151d9b04423SStephan Gerhold 152d9b04423SStephan Gerhold /* Wait for configuration clock */ 153b9072a34SStephan Gerhold while (mmio_read_32(GCC_SMMU_CFG_CBCR) & CLK_OFF) { 154b9072a34SStephan Gerhold } 155840831b2SStephan Gerhold 156840831b2SStephan Gerhold /* Route all context bank interrupts to non-secure interrupt */ 157840831b2SStephan Gerhold mmio_write_32(APPS_SMMU_INTR_SEL_NS, APPS_SMMU_INTR_SEL_NS_EN_ALL); 158840831b2SStephan Gerhold 159d9b04423SStephan Gerhold /* Clear sACR.CACHE_LOCK bit if needed for MMU-500 r2p0+ */ 160d9b04423SStephan Gerhold msm8916_smmu_cache_unlock(APPS_SMMU_BASE, GCC_APSS_TCU_CBCR); 161d9b04423SStephan Gerhold msm8916_smmu_cache_unlock(GPU_SMMU_BASE, GCC_GFX_TCU_CBCR); 162d9b04423SStephan Gerhold 163d9b04423SStephan Gerhold /* 164d9b04423SStephan Gerhold * Keep APCS vote for SMMU clocks for rest of booting process, but make 165d9b04423SStephan Gerhold * sure other vote registers (such as RPM) do not keep permanent votes. 166d9b04423SStephan Gerhold */ 167d9b04423SStephan Gerhold VERBOSE("Clearing GCC_RPM_SMMU_CLOCK_BRANCH_ENA_VOTE (was: 0x%x)\n", 168d9b04423SStephan Gerhold mmio_read_32(GCC_RPM_SMMU_CLOCK_BRANCH_ENA_VOTE)); 169d9b04423SStephan Gerhold mmio_write_32(GCC_RPM_SMMU_CLOCK_BRANCH_ENA_VOTE, 0); 170840831b2SStephan Gerhold } 171840831b2SStephan Gerhold 172840831b2SStephan Gerhold void msm8916_configure(void) 173840831b2SStephan Gerhold { 174840831b2SStephan Gerhold msm8916_gicv2_configure(); 1751d7ed58fSStephan Gerhold msm8916_configure_apcs(); 176840831b2SStephan Gerhold msm8916_configure_smmu(); 177840831b2SStephan Gerhold } 178