1c681d02cSMarcin Juszkiewicz /* 2c681d02cSMarcin Juszkiewicz * Copyright (c) 2023, Linaro Limited and Contributors. All rights reserved. 3c681d02cSMarcin Juszkiewicz * 4c681d02cSMarcin Juszkiewicz * SPDX-License-Identifier: BSD-3-Clause 5c681d02cSMarcin Juszkiewicz */ 6c681d02cSMarcin Juszkiewicz 7c681d02cSMarcin Juszkiewicz #include <assert.h> 8c681d02cSMarcin Juszkiewicz 91e67b1b1SMarcin Juszkiewicz #include <common/fdt_wrappers.h> 10c681d02cSMarcin Juszkiewicz #include <common/runtime_svc.h> 11c681d02cSMarcin Juszkiewicz #include <libfdt.h> 12c681d02cSMarcin Juszkiewicz #include <smccc_helpers.h> 13c681d02cSMarcin Juszkiewicz 14*b386c6e6SMathieu Poirier #include <sbsa_platform.h> 15*b386c6e6SMathieu Poirier 16c681d02cSMarcin Juszkiewicz /* default platform version is 0.0 */ 17c681d02cSMarcin Juszkiewicz static int platform_version_major; 18c681d02cSMarcin Juszkiewicz static int platform_version_minor; 19c681d02cSMarcin Juszkiewicz 20c681d02cSMarcin Juszkiewicz #define SMC_FASTCALL 0x80000000 21c681d02cSMarcin Juszkiewicz #define SMC64_FUNCTION (SMC_FASTCALL | 0x40000000) 22c681d02cSMarcin Juszkiewicz #define SIP_FUNCTION (SMC64_FUNCTION | 0x02000000) 23c681d02cSMarcin Juszkiewicz #define SIP_FUNCTION_ID(n) (SIP_FUNCTION | (n)) 24c681d02cSMarcin Juszkiewicz 25c681d02cSMarcin Juszkiewicz /* 26c681d02cSMarcin Juszkiewicz * We do not use SMCCC_ARCH_SOC_ID here because qemu_sbsa is virtual platform 27c681d02cSMarcin Juszkiewicz * which uses SoC present in QEMU. And they can change on their own while we 28c681d02cSMarcin Juszkiewicz * need version of whole 'virtual hardware platform'. 29c681d02cSMarcin Juszkiewicz */ 30c681d02cSMarcin Juszkiewicz #define SIP_SVC_VERSION SIP_FUNCTION_ID(1) 311e67b1b1SMarcin Juszkiewicz #define SIP_SVC_GET_GIC SIP_FUNCTION_ID(100) 324171e981SMarcin Juszkiewicz #define SIP_SVC_GET_GIC_ITS SIP_FUNCTION_ID(101) 3342925c15SMarcin Juszkiewicz #define SIP_SVC_GET_CPU_COUNT SIP_FUNCTION_ID(200) 3442925c15SMarcin Juszkiewicz #define SIP_SVC_GET_CPU_NODE SIP_FUNCTION_ID(201) 35c891b4d8SXiong Yining #define SIP_SVC_GET_CPU_TOPOLOGY SIP_FUNCTION_ID(202) 368b7dd839SXiong Yining #define SIP_SVC_GET_MEMORY_NODE_COUNT SIP_FUNCTION_ID(300) 378b7dd839SXiong Yining #define SIP_SVC_GET_MEMORY_NODE SIP_FUNCTION_ID(301) 384171e981SMarcin Juszkiewicz 394171e981SMarcin Juszkiewicz static uint64_t gic_its_addr; 405ad3c97aSMathieu Poirier static struct qemu_platform_info dynamic_platform_info; 4142925c15SMarcin Juszkiewicz 421e67b1b1SMarcin Juszkiewicz void sbsa_set_gic_bases(const uintptr_t gicd_base, const uintptr_t gicr_base); 431e67b1b1SMarcin Juszkiewicz uintptr_t sbsa_get_gicd(void); 441e67b1b1SMarcin Juszkiewicz uintptr_t sbsa_get_gicr(void); 451e67b1b1SMarcin Juszkiewicz 469b076436SMarcin Juszkiewicz /* 479b076436SMarcin Juszkiewicz * QEMU provides us with minimal information about hardware platform using 489b076436SMarcin Juszkiewicz * minimalistic DeviceTree. This is not a Linux DeviceTree. It is not even 499b076436SMarcin Juszkiewicz * a firmware DeviceTree. 509b076436SMarcin Juszkiewicz * 519b076436SMarcin Juszkiewicz * It is information passed from QEMU to describe the information a hardware 529b076436SMarcin Juszkiewicz * platform would have other mechanisms to discover at runtime, that are 539b076436SMarcin Juszkiewicz * affected by the QEMU command line. 549b076436SMarcin Juszkiewicz * 559b076436SMarcin Juszkiewicz * Ultimately this device tree will be replaced by IPC calls to an emulated SCP. 569b076436SMarcin Juszkiewicz * And when we do that, we won't then have to rewrite Normal world firmware to 579b076436SMarcin Juszkiewicz * cope. 589b076436SMarcin Juszkiewicz */ 599b076436SMarcin Juszkiewicz 60c891b4d8SXiong Yining static void read_cpu_topology_from_dt(void *dtb) 61c891b4d8SXiong Yining { 62c891b4d8SXiong Yining int node; 63c891b4d8SXiong Yining 64c891b4d8SXiong Yining /* 65c891b4d8SXiong Yining * QEMU gives us this DeviceTree node when we config: 66c891b4d8SXiong Yining * -smp 16,sockets=2,clusters=2,cores=2,threads=2 67c891b4d8SXiong Yining * 68c891b4d8SXiong Yining * topology { 69c891b4d8SXiong Yining * threads = <0x02>; 70c891b4d8SXiong Yining * cores = <0x02>; 71c891b4d8SXiong Yining * clusters = <0x02>; 72c891b4d8SXiong Yining * sockets = <0x02>; 73c891b4d8SXiong Yining * }; 74c891b4d8SXiong Yining */ 75c891b4d8SXiong Yining 76c891b4d8SXiong Yining node = fdt_path_offset(dtb, "/cpus/topology"); 77c891b4d8SXiong Yining if (node > 0) { 78adc63c99SMarcin Juszkiewicz dynamic_platform_info.cpu_topo.sockets = 79adc63c99SMarcin Juszkiewicz fdt_read_uint32_default(dtb, node, "sockets", 0); 80adc63c99SMarcin Juszkiewicz dynamic_platform_info.cpu_topo.clusters = 81adc63c99SMarcin Juszkiewicz fdt_read_uint32_default(dtb, node, "clusters", 0); 82adc63c99SMarcin Juszkiewicz dynamic_platform_info.cpu_topo.cores = 83adc63c99SMarcin Juszkiewicz fdt_read_uint32_default(dtb, node, "cores", 0); 84adc63c99SMarcin Juszkiewicz dynamic_platform_info.cpu_topo.threads = 85adc63c99SMarcin Juszkiewicz fdt_read_uint32_default(dtb, node, "threads", 0); 86c891b4d8SXiong Yining } 87c891b4d8SXiong Yining 88c891b4d8SXiong Yining INFO("Cpu topology: sockets: %d, clusters: %d, cores: %d, threads: %d\n", 89c891b4d8SXiong Yining dynamic_platform_info.cpu_topo.sockets, 90c891b4d8SXiong Yining dynamic_platform_info.cpu_topo.clusters, 91c891b4d8SXiong Yining dynamic_platform_info.cpu_topo.cores, 92c891b4d8SXiong Yining dynamic_platform_info.cpu_topo.threads); 93c891b4d8SXiong Yining } 94c891b4d8SXiong Yining 9542925c15SMarcin Juszkiewicz void read_cpuinfo_from_dt(void *dtb) 9642925c15SMarcin Juszkiewicz { 9742925c15SMarcin Juszkiewicz int node; 9842925c15SMarcin Juszkiewicz int prev; 9942925c15SMarcin Juszkiewicz int cpu = 0; 10042925c15SMarcin Juszkiewicz uintptr_t mpidr; 10142925c15SMarcin Juszkiewicz 10242925c15SMarcin Juszkiewicz /* 10342925c15SMarcin Juszkiewicz * QEMU gives us this DeviceTree node: 10442925c15SMarcin Juszkiewicz * numa-node-id entries are only when NUMA config is used 10542925c15SMarcin Juszkiewicz * 10642925c15SMarcin Juszkiewicz * cpus { 10742925c15SMarcin Juszkiewicz * #size-cells = <0x00>; 10842925c15SMarcin Juszkiewicz * #address-cells = <0x02>; 10942925c15SMarcin Juszkiewicz * 11042925c15SMarcin Juszkiewicz * cpu@0 { 11142925c15SMarcin Juszkiewicz * numa-node-id = <0x00>; 11242925c15SMarcin Juszkiewicz * reg = <0x00 0x00>; 11342925c15SMarcin Juszkiewicz * }; 11442925c15SMarcin Juszkiewicz * 11542925c15SMarcin Juszkiewicz * cpu@1 { 11642925c15SMarcin Juszkiewicz * numa-node-id = <0x03>; 11742925c15SMarcin Juszkiewicz * reg = <0x00 0x01>; 11842925c15SMarcin Juszkiewicz * }; 11942925c15SMarcin Juszkiewicz * }; 12042925c15SMarcin Juszkiewicz */ 12142925c15SMarcin Juszkiewicz node = fdt_path_offset(dtb, "/cpus"); 12242925c15SMarcin Juszkiewicz if (node < 0) { 12342925c15SMarcin Juszkiewicz ERROR("No information about cpus in DeviceTree.\n"); 12442925c15SMarcin Juszkiewicz panic(); 12542925c15SMarcin Juszkiewicz } 12642925c15SMarcin Juszkiewicz 12742925c15SMarcin Juszkiewicz /* 12842925c15SMarcin Juszkiewicz * QEMU numbers cpus from 0 and there can be /cpus/cpu-map present so we 12942925c15SMarcin Juszkiewicz * cannot use fdt_first_subnode() here 13042925c15SMarcin Juszkiewicz */ 13142925c15SMarcin Juszkiewicz node = fdt_path_offset(dtb, "/cpus/cpu@0"); 13242925c15SMarcin Juszkiewicz 13342925c15SMarcin Juszkiewicz while (node > 0) { 13442925c15SMarcin Juszkiewicz if (fdt_getprop(dtb, node, "reg", NULL)) { 13542925c15SMarcin Juszkiewicz fdt_get_reg_props_by_index(dtb, node, 0, &mpidr, NULL); 1364fc54c99SMarcin Juszkiewicz } else { 1374fc54c99SMarcin Juszkiewicz ERROR("Incomplete information for cpu %d in DeviceTree.\n", cpu); 1384fc54c99SMarcin Juszkiewicz panic(); 13942925c15SMarcin Juszkiewicz } 14042925c15SMarcin Juszkiewicz 14142925c15SMarcin Juszkiewicz dynamic_platform_info.cpu[cpu].mpidr = mpidr; 142adc63c99SMarcin Juszkiewicz dynamic_platform_info.cpu[cpu].nodeid = 143adc63c99SMarcin Juszkiewicz fdt_read_uint32_default(dtb, node, "numa-node-id", 0); 14442925c15SMarcin Juszkiewicz 145adc63c99SMarcin Juszkiewicz INFO("CPU %d: node-id: %d, mpidr: %ld\n", cpu, 146adc63c99SMarcin Juszkiewicz dynamic_platform_info.cpu[cpu].nodeid, mpidr); 14742925c15SMarcin Juszkiewicz 14842925c15SMarcin Juszkiewicz cpu++; 14942925c15SMarcin Juszkiewicz 15042925c15SMarcin Juszkiewicz prev = node; 15142925c15SMarcin Juszkiewicz node = fdt_next_subnode(dtb, prev); 15242925c15SMarcin Juszkiewicz } 15342925c15SMarcin Juszkiewicz 15442925c15SMarcin Juszkiewicz dynamic_platform_info.num_cpus = cpu; 15542925c15SMarcin Juszkiewicz INFO("Found %d cpus\n", dynamic_platform_info.num_cpus); 156c891b4d8SXiong Yining 157c891b4d8SXiong Yining read_cpu_topology_from_dt(dtb); 15842925c15SMarcin Juszkiewicz } 15942925c15SMarcin Juszkiewicz 1608b7dd839SXiong Yining void read_meminfo_from_dt(void *dtb) 1618b7dd839SXiong Yining { 1628b7dd839SXiong Yining const fdt32_t *prop; 1638b7dd839SXiong Yining const char *type; 1648b7dd839SXiong Yining int prev, node; 1658b7dd839SXiong Yining int len; 1668b7dd839SXiong Yining uint32_t memnode = 0; 1678b7dd839SXiong Yining uint32_t higher_value, lower_value; 1688b7dd839SXiong Yining uint64_t cur_base, cur_size; 1698b7dd839SXiong Yining 1708b7dd839SXiong Yining /* 1718b7dd839SXiong Yining * QEMU gives us this DeviceTree node: 1728b7dd839SXiong Yining * 1738b7dd839SXiong Yining * memory@100c0000000 { 1748b7dd839SXiong Yining * numa-node-id = <0x01>; 1758b7dd839SXiong Yining * reg = <0x100 0xc0000000 0x00 0x40000000>; 1768b7dd839SXiong Yining * device_type = "memory"; 1778b7dd839SXiong Yining * }; 1788b7dd839SXiong Yining * 1798b7dd839SXiong Yining * memory@10000000000 { 1808b7dd839SXiong Yining * numa-node-id = <0x00>; 1818b7dd839SXiong Yining * reg = <0x100 0x00 0x00 0xc0000000>; 1828b7dd839SXiong Yining * device_type = "memory"; 1838b7dd839SXiong Yining * } 1848b7dd839SXiong Yining */ 1858b7dd839SXiong Yining 1868b7dd839SXiong Yining for (prev = 0;; prev = node) { 1878b7dd839SXiong Yining node = fdt_next_node(dtb, prev, NULL); 1888b7dd839SXiong Yining if (node < 0) { 1898b7dd839SXiong Yining break; 1908b7dd839SXiong Yining } 1918b7dd839SXiong Yining 1928b7dd839SXiong Yining type = fdt_getprop(dtb, node, "device_type", &len); 1938b7dd839SXiong Yining if (type && strncmp(type, "memory", len) == 0) { 194adc63c99SMarcin Juszkiewicz dynamic_platform_info.memory[memnode].nodeid = 195adc63c99SMarcin Juszkiewicz fdt_read_uint32_default(dtb, node, "numa-node-id", 0); 1968b7dd839SXiong Yining 1978b7dd839SXiong Yining /* 1988b7dd839SXiong Yining * Get the 'reg' property of this node and 1998b7dd839SXiong Yining * assume two 8 bytes for base and size. 2008b7dd839SXiong Yining */ 2018b7dd839SXiong Yining prop = fdt_getprop(dtb, node, "reg", &len); 2028b7dd839SXiong Yining if (prop != 0 && len == (2 * sizeof(int64_t))) { 2038b7dd839SXiong Yining higher_value = fdt32_to_cpu(*prop); 2048b7dd839SXiong Yining lower_value = fdt32_to_cpu(*(prop + 1)); 2058b7dd839SXiong Yining cur_base = (uint64_t)(lower_value | ((uint64_t)higher_value) << 32); 2068b7dd839SXiong Yining 2078b7dd839SXiong Yining higher_value = fdt32_to_cpu(*(prop + 2)); 2088b7dd839SXiong Yining lower_value = fdt32_to_cpu(*(prop + 3)); 2098b7dd839SXiong Yining cur_size = (uint64_t)(lower_value | ((uint64_t)higher_value) << 32); 2108b7dd839SXiong Yining 2118b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_base = cur_base; 2128b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_size = cur_size; 2138b7dd839SXiong Yining 2148b7dd839SXiong Yining INFO("RAM %d: node-id: %d, address: 0x%lx - 0x%lx\n", 2158b7dd839SXiong Yining memnode, 2168b7dd839SXiong Yining dynamic_platform_info.memory[memnode].nodeid, 2178b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_base, 2188b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_base + 2198b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_size - 1); 2208b7dd839SXiong Yining } 2218b7dd839SXiong Yining 2228b7dd839SXiong Yining memnode++; 2238b7dd839SXiong Yining } 2248b7dd839SXiong Yining } 2258b7dd839SXiong Yining 2268b7dd839SXiong Yining dynamic_platform_info.num_memnodes = memnode; 2278b7dd839SXiong Yining } 2288b7dd839SXiong Yining 2291e67b1b1SMarcin Juszkiewicz void read_platform_config_from_dt(void *dtb) 2301e67b1b1SMarcin Juszkiewicz { 2311e67b1b1SMarcin Juszkiewicz int node; 2321e67b1b1SMarcin Juszkiewicz const fdt64_t *data; 2331e67b1b1SMarcin Juszkiewicz int err; 2341e67b1b1SMarcin Juszkiewicz uintptr_t gicd_base; 2351e67b1b1SMarcin Juszkiewicz uintptr_t gicr_base; 2361e67b1b1SMarcin Juszkiewicz 2371e67b1b1SMarcin Juszkiewicz /* 2381e67b1b1SMarcin Juszkiewicz * QEMU gives us this DeviceTree node: 2391e67b1b1SMarcin Juszkiewicz * 2401e67b1b1SMarcin Juszkiewicz * intc { 2414171e981SMarcin Juszkiewicz * reg = < 0x00 0x40060000 0x00 0x10000 2424171e981SMarcin Juszkiewicz * 0x00 0x40080000 0x00 0x4000000>; 2434171e981SMarcin Juszkiewicz * its { 2444171e981SMarcin Juszkiewicz * reg = <0x00 0x44081000 0x00 0x20000>; 2454171e981SMarcin Juszkiewicz * }; 2464171e981SMarcin Juszkiewicz * }; 2471e67b1b1SMarcin Juszkiewicz */ 2481e67b1b1SMarcin Juszkiewicz node = fdt_path_offset(dtb, "/intc"); 2491e67b1b1SMarcin Juszkiewicz if (node < 0) { 2501e67b1b1SMarcin Juszkiewicz return; 2511e67b1b1SMarcin Juszkiewicz } 2521e67b1b1SMarcin Juszkiewicz 2531e67b1b1SMarcin Juszkiewicz data = fdt_getprop(dtb, node, "reg", NULL); 2541e67b1b1SMarcin Juszkiewicz if (data == NULL) { 2551e67b1b1SMarcin Juszkiewicz return; 2561e67b1b1SMarcin Juszkiewicz } 2571e67b1b1SMarcin Juszkiewicz 2581e67b1b1SMarcin Juszkiewicz err = fdt_get_reg_props_by_index(dtb, node, 0, &gicd_base, NULL); 2591e67b1b1SMarcin Juszkiewicz if (err < 0) { 2601e67b1b1SMarcin Juszkiewicz ERROR("Failed to read GICD reg property of GIC node\n"); 2611e67b1b1SMarcin Juszkiewicz return; 2621e67b1b1SMarcin Juszkiewicz } 2631e67b1b1SMarcin Juszkiewicz INFO("GICD base = 0x%lx\n", gicd_base); 2641e67b1b1SMarcin Juszkiewicz 2651e67b1b1SMarcin Juszkiewicz err = fdt_get_reg_props_by_index(dtb, node, 1, &gicr_base, NULL); 2661e67b1b1SMarcin Juszkiewicz if (err < 0) { 2671e67b1b1SMarcin Juszkiewicz ERROR("Failed to read GICR reg property of GIC node\n"); 2681e67b1b1SMarcin Juszkiewicz return; 2691e67b1b1SMarcin Juszkiewicz } 2701e67b1b1SMarcin Juszkiewicz INFO("GICR base = 0x%lx\n", gicr_base); 2711e67b1b1SMarcin Juszkiewicz 2721e67b1b1SMarcin Juszkiewicz sbsa_set_gic_bases(gicd_base, gicr_base); 2734171e981SMarcin Juszkiewicz 2744171e981SMarcin Juszkiewicz node = fdt_path_offset(dtb, "/intc/its"); 2754171e981SMarcin Juszkiewicz if (node < 0) { 2764171e981SMarcin Juszkiewicz return; 2774171e981SMarcin Juszkiewicz } 2784171e981SMarcin Juszkiewicz 2794171e981SMarcin Juszkiewicz err = fdt_get_reg_props_by_index(dtb, node, 0, &gic_its_addr, NULL); 2804171e981SMarcin Juszkiewicz if (err < 0) { 2814171e981SMarcin Juszkiewicz ERROR("Failed to read GICI reg property of GIC node\n"); 2824171e981SMarcin Juszkiewicz return; 2834171e981SMarcin Juszkiewicz } 2844171e981SMarcin Juszkiewicz INFO("GICI base = 0x%lx\n", gic_its_addr); 2851e67b1b1SMarcin Juszkiewicz } 2861e67b1b1SMarcin Juszkiewicz 287c681d02cSMarcin Juszkiewicz void read_platform_version(void *dtb) 288c681d02cSMarcin Juszkiewicz { 289c681d02cSMarcin Juszkiewicz int node; 290c681d02cSMarcin Juszkiewicz 291c681d02cSMarcin Juszkiewicz node = fdt_path_offset(dtb, "/"); 292c681d02cSMarcin Juszkiewicz if (node >= 0) { 293adc63c99SMarcin Juszkiewicz platform_version_major = 294adc63c99SMarcin Juszkiewicz fdt_read_uint32_default(dtb, node, "machine-version-major", 0); 295adc63c99SMarcin Juszkiewicz platform_version_minor = 296adc63c99SMarcin Juszkiewicz fdt_read_uint32_default(dtb, node, "machine-version-minor", 0); 297c681d02cSMarcin Juszkiewicz } 298c681d02cSMarcin Juszkiewicz } 299c681d02cSMarcin Juszkiewicz 300c681d02cSMarcin Juszkiewicz void sip_svc_init(void) 301c681d02cSMarcin Juszkiewicz { 302c681d02cSMarcin Juszkiewicz /* Read DeviceTree data before MMU is enabled */ 303c681d02cSMarcin Juszkiewicz 304c681d02cSMarcin Juszkiewicz void *dtb = (void *)(uintptr_t)ARM_PRELOADED_DTB_BASE; 305c681d02cSMarcin Juszkiewicz int err; 306c681d02cSMarcin Juszkiewicz 307c681d02cSMarcin Juszkiewicz err = fdt_open_into(dtb, dtb, PLAT_QEMU_DT_MAX_SIZE); 308c681d02cSMarcin Juszkiewicz if (err < 0) { 309c681d02cSMarcin Juszkiewicz ERROR("Invalid Device Tree at %p: error %d\n", dtb, err); 310c681d02cSMarcin Juszkiewicz return; 311c681d02cSMarcin Juszkiewicz } 312c681d02cSMarcin Juszkiewicz 313c681d02cSMarcin Juszkiewicz err = fdt_check_header(dtb); 314c681d02cSMarcin Juszkiewicz if (err < 0) { 315c681d02cSMarcin Juszkiewicz ERROR("Invalid DTB file passed\n"); 316c681d02cSMarcin Juszkiewicz return; 317c681d02cSMarcin Juszkiewicz } 318c681d02cSMarcin Juszkiewicz 319c681d02cSMarcin Juszkiewicz read_platform_version(dtb); 320c681d02cSMarcin Juszkiewicz INFO("Platform version: %d.%d\n", platform_version_major, platform_version_minor); 3211e67b1b1SMarcin Juszkiewicz 3221e67b1b1SMarcin Juszkiewicz read_platform_config_from_dt(dtb); 32342925c15SMarcin Juszkiewicz read_cpuinfo_from_dt(dtb); 3248b7dd839SXiong Yining read_meminfo_from_dt(dtb); 325c681d02cSMarcin Juszkiewicz } 326c681d02cSMarcin Juszkiewicz 327c681d02cSMarcin Juszkiewicz /* 328c681d02cSMarcin Juszkiewicz * This function is responsible for handling all SiP calls from the NS world 329c681d02cSMarcin Juszkiewicz */ 330c681d02cSMarcin Juszkiewicz uintptr_t sbsa_sip_smc_handler(uint32_t smc_fid, 331c681d02cSMarcin Juszkiewicz u_register_t x1, 332c681d02cSMarcin Juszkiewicz u_register_t x2, 333c681d02cSMarcin Juszkiewicz u_register_t x3, 334c681d02cSMarcin Juszkiewicz u_register_t x4, 335c681d02cSMarcin Juszkiewicz void *cookie, 336c681d02cSMarcin Juszkiewicz void *handle, 337c681d02cSMarcin Juszkiewicz u_register_t flags) 338c681d02cSMarcin Juszkiewicz { 339c681d02cSMarcin Juszkiewicz uint32_t ns; 34042925c15SMarcin Juszkiewicz uint64_t index; 341c681d02cSMarcin Juszkiewicz 342c681d02cSMarcin Juszkiewicz /* Determine which security state this SMC originated from */ 343c681d02cSMarcin Juszkiewicz ns = is_caller_non_secure(flags); 344c681d02cSMarcin Juszkiewicz if (!ns) { 345c681d02cSMarcin Juszkiewicz ERROR("%s: wrong world SMC (0x%x)\n", __func__, smc_fid); 346c681d02cSMarcin Juszkiewicz SMC_RET1(handle, SMC_UNK); 347c681d02cSMarcin Juszkiewicz } 348c681d02cSMarcin Juszkiewicz 349c681d02cSMarcin Juszkiewicz switch (smc_fid) { 350c681d02cSMarcin Juszkiewicz case SIP_SVC_VERSION: 351c681d02cSMarcin Juszkiewicz INFO("Platform version requested\n"); 352c681d02cSMarcin Juszkiewicz SMC_RET3(handle, NULL, platform_version_major, platform_version_minor); 353c681d02cSMarcin Juszkiewicz 3541e67b1b1SMarcin Juszkiewicz case SIP_SVC_GET_GIC: 3551e67b1b1SMarcin Juszkiewicz SMC_RET3(handle, NULL, sbsa_get_gicd(), sbsa_get_gicr()); 3561e67b1b1SMarcin Juszkiewicz 3574171e981SMarcin Juszkiewicz case SIP_SVC_GET_GIC_ITS: 3584171e981SMarcin Juszkiewicz SMC_RET2(handle, NULL, gic_its_addr); 3594171e981SMarcin Juszkiewicz 36042925c15SMarcin Juszkiewicz case SIP_SVC_GET_CPU_COUNT: 36142925c15SMarcin Juszkiewicz SMC_RET2(handle, NULL, dynamic_platform_info.num_cpus); 36242925c15SMarcin Juszkiewicz 36342925c15SMarcin Juszkiewicz case SIP_SVC_GET_CPU_NODE: 36442925c15SMarcin Juszkiewicz index = x1; 36542925c15SMarcin Juszkiewicz if (index < PLATFORM_CORE_COUNT) { 36642925c15SMarcin Juszkiewicz SMC_RET3(handle, NULL, 36742925c15SMarcin Juszkiewicz dynamic_platform_info.cpu[index].nodeid, 36842925c15SMarcin Juszkiewicz dynamic_platform_info.cpu[index].mpidr); 36942925c15SMarcin Juszkiewicz } else { 37042925c15SMarcin Juszkiewicz SMC_RET1(handle, SMC_ARCH_CALL_INVAL_PARAM); 37142925c15SMarcin Juszkiewicz } 37242925c15SMarcin Juszkiewicz 373c891b4d8SXiong Yining case SIP_SVC_GET_CPU_TOPOLOGY: 374c891b4d8SXiong Yining if (dynamic_platform_info.cpu_topo.cores > 0) { 375c891b4d8SXiong Yining SMC_RET5(handle, NULL, 376c891b4d8SXiong Yining dynamic_platform_info.cpu_topo.sockets, 377c891b4d8SXiong Yining dynamic_platform_info.cpu_topo.clusters, 378c891b4d8SXiong Yining dynamic_platform_info.cpu_topo.cores, 379c891b4d8SXiong Yining dynamic_platform_info.cpu_topo.threads); 380c891b4d8SXiong Yining } else { 381c891b4d8SXiong Yining /* we do not know topology so we report SMC as unknown */ 382c891b4d8SXiong Yining SMC_RET1(handle, SMC_UNK); 383c891b4d8SXiong Yining } 384c891b4d8SXiong Yining 3858b7dd839SXiong Yining case SIP_SVC_GET_MEMORY_NODE_COUNT: 3868b7dd839SXiong Yining SMC_RET2(handle, NULL, dynamic_platform_info.num_memnodes); 3878b7dd839SXiong Yining 3888b7dd839SXiong Yining case SIP_SVC_GET_MEMORY_NODE: 3898b7dd839SXiong Yining index = x1; 3908b7dd839SXiong Yining if (index < PLAT_MAX_MEM_NODES) { 3918b7dd839SXiong Yining SMC_RET4(handle, NULL, 3928b7dd839SXiong Yining dynamic_platform_info.memory[index].nodeid, 3938b7dd839SXiong Yining dynamic_platform_info.memory[index].addr_base, 3948b7dd839SXiong Yining dynamic_platform_info.memory[index].addr_size); 3958b7dd839SXiong Yining } else { 3968b7dd839SXiong Yining SMC_RET1(handle, SMC_ARCH_CALL_INVAL_PARAM); 3978b7dd839SXiong Yining } 3988b7dd839SXiong Yining 399c681d02cSMarcin Juszkiewicz default: 400c681d02cSMarcin Juszkiewicz ERROR("%s: unhandled SMC (0x%x) (function id: %d)\n", __func__, smc_fid, 401c681d02cSMarcin Juszkiewicz smc_fid - SIP_FUNCTION); 402c681d02cSMarcin Juszkiewicz SMC_RET1(handle, SMC_UNK); 403c681d02cSMarcin Juszkiewicz } 404c681d02cSMarcin Juszkiewicz } 405c681d02cSMarcin Juszkiewicz 406c681d02cSMarcin Juszkiewicz int sbsa_sip_smc_setup(void) 407c681d02cSMarcin Juszkiewicz { 408c681d02cSMarcin Juszkiewicz return 0; 409c681d02cSMarcin Juszkiewicz } 410c681d02cSMarcin Juszkiewicz 411c681d02cSMarcin Juszkiewicz /* Define a runtime service descriptor for fast SMC calls */ 412c681d02cSMarcin Juszkiewicz DECLARE_RT_SVC( 413c681d02cSMarcin Juszkiewicz sbsa_sip_svc, 414c681d02cSMarcin Juszkiewicz OEN_SIP_START, 415c681d02cSMarcin Juszkiewicz OEN_SIP_END, 416c681d02cSMarcin Juszkiewicz SMC_TYPE_FAST, 417c681d02cSMarcin Juszkiewicz sbsa_sip_smc_setup, 418c681d02cSMarcin Juszkiewicz sbsa_sip_smc_handler 419c681d02cSMarcin Juszkiewicz ); 420