1c681d02cSMarcin Juszkiewicz /* 2c681d02cSMarcin Juszkiewicz * Copyright (c) 2023, Linaro Limited and Contributors. All rights reserved. 3c681d02cSMarcin Juszkiewicz * 4c681d02cSMarcin Juszkiewicz * SPDX-License-Identifier: BSD-3-Clause 5c681d02cSMarcin Juszkiewicz */ 6c681d02cSMarcin Juszkiewicz 7c681d02cSMarcin Juszkiewicz #include <assert.h> 8c681d02cSMarcin Juszkiewicz 91e67b1b1SMarcin Juszkiewicz #include <common/fdt_wrappers.h> 10c681d02cSMarcin Juszkiewicz #include <common/runtime_svc.h> 11c681d02cSMarcin Juszkiewicz #include <libfdt.h> 12c681d02cSMarcin Juszkiewicz #include <smccc_helpers.h> 13c681d02cSMarcin Juszkiewicz 14c681d02cSMarcin Juszkiewicz /* default platform version is 0.0 */ 15c681d02cSMarcin Juszkiewicz static int platform_version_major; 16c681d02cSMarcin Juszkiewicz static int platform_version_minor; 17c681d02cSMarcin Juszkiewicz 18c681d02cSMarcin Juszkiewicz #define SMC_FASTCALL 0x80000000 19c681d02cSMarcin Juszkiewicz #define SMC64_FUNCTION (SMC_FASTCALL | 0x40000000) 20c681d02cSMarcin Juszkiewicz #define SIP_FUNCTION (SMC64_FUNCTION | 0x02000000) 21c681d02cSMarcin Juszkiewicz #define SIP_FUNCTION_ID(n) (SIP_FUNCTION | (n)) 22c681d02cSMarcin Juszkiewicz 23c681d02cSMarcin Juszkiewicz /* 24c681d02cSMarcin Juszkiewicz * We do not use SMCCC_ARCH_SOC_ID here because qemu_sbsa is virtual platform 25c681d02cSMarcin Juszkiewicz * which uses SoC present in QEMU. And they can change on their own while we 26c681d02cSMarcin Juszkiewicz * need version of whole 'virtual hardware platform'. 27c681d02cSMarcin Juszkiewicz */ 28c681d02cSMarcin Juszkiewicz #define SIP_SVC_VERSION SIP_FUNCTION_ID(1) 291e67b1b1SMarcin Juszkiewicz #define SIP_SVC_GET_GIC SIP_FUNCTION_ID(100) 304171e981SMarcin Juszkiewicz #define SIP_SVC_GET_GIC_ITS SIP_FUNCTION_ID(101) 3142925c15SMarcin Juszkiewicz #define SIP_SVC_GET_CPU_COUNT SIP_FUNCTION_ID(200) 3242925c15SMarcin Juszkiewicz #define SIP_SVC_GET_CPU_NODE SIP_FUNCTION_ID(201) 33*8b7dd839SXiong Yining #define SIP_SVC_GET_MEMORY_NODE_COUNT SIP_FUNCTION_ID(300) 34*8b7dd839SXiong Yining #define SIP_SVC_GET_MEMORY_NODE SIP_FUNCTION_ID(301) 354171e981SMarcin Juszkiewicz 364171e981SMarcin Juszkiewicz static uint64_t gic_its_addr; 371e67b1b1SMarcin Juszkiewicz 3842925c15SMarcin Juszkiewicz typedef struct { 3942925c15SMarcin Juszkiewicz uint32_t nodeid; 4042925c15SMarcin Juszkiewicz uint32_t mpidr; 4142925c15SMarcin Juszkiewicz } cpu_data; 4242925c15SMarcin Juszkiewicz 43*8b7dd839SXiong Yining typedef struct{ 44*8b7dd839SXiong Yining uint32_t nodeid; 45*8b7dd839SXiong Yining uint64_t addr_base; 46*8b7dd839SXiong Yining uint64_t addr_size; 47*8b7dd839SXiong Yining } memory_data; 48*8b7dd839SXiong Yining 4942925c15SMarcin Juszkiewicz static struct { 5042925c15SMarcin Juszkiewicz uint32_t num_cpus; 51*8b7dd839SXiong Yining uint32_t num_memnodes; 5242925c15SMarcin Juszkiewicz cpu_data cpu[PLATFORM_CORE_COUNT]; 53*8b7dd839SXiong Yining memory_data memory[PLAT_MAX_MEM_NODES]; 5442925c15SMarcin Juszkiewicz } dynamic_platform_info; 5542925c15SMarcin Juszkiewicz 561e67b1b1SMarcin Juszkiewicz void sbsa_set_gic_bases(const uintptr_t gicd_base, const uintptr_t gicr_base); 571e67b1b1SMarcin Juszkiewicz uintptr_t sbsa_get_gicd(void); 581e67b1b1SMarcin Juszkiewicz uintptr_t sbsa_get_gicr(void); 591e67b1b1SMarcin Juszkiewicz 609b076436SMarcin Juszkiewicz /* 619b076436SMarcin Juszkiewicz * QEMU provides us with minimal information about hardware platform using 629b076436SMarcin Juszkiewicz * minimalistic DeviceTree. This is not a Linux DeviceTree. It is not even 639b076436SMarcin Juszkiewicz * a firmware DeviceTree. 649b076436SMarcin Juszkiewicz * 659b076436SMarcin Juszkiewicz * It is information passed from QEMU to describe the information a hardware 669b076436SMarcin Juszkiewicz * platform would have other mechanisms to discover at runtime, that are 679b076436SMarcin Juszkiewicz * affected by the QEMU command line. 689b076436SMarcin Juszkiewicz * 699b076436SMarcin Juszkiewicz * Ultimately this device tree will be replaced by IPC calls to an emulated SCP. 709b076436SMarcin Juszkiewicz * And when we do that, we won't then have to rewrite Normal world firmware to 719b076436SMarcin Juszkiewicz * cope. 729b076436SMarcin Juszkiewicz */ 739b076436SMarcin Juszkiewicz 7442925c15SMarcin Juszkiewicz void read_cpuinfo_from_dt(void *dtb) 7542925c15SMarcin Juszkiewicz { 7642925c15SMarcin Juszkiewicz int node; 7742925c15SMarcin Juszkiewicz int prev; 7842925c15SMarcin Juszkiewicz int cpu = 0; 7942925c15SMarcin Juszkiewicz uint32_t nodeid = 0; 8042925c15SMarcin Juszkiewicz uintptr_t mpidr; 8142925c15SMarcin Juszkiewicz 8242925c15SMarcin Juszkiewicz /* 8342925c15SMarcin Juszkiewicz * QEMU gives us this DeviceTree node: 8442925c15SMarcin Juszkiewicz * numa-node-id entries are only when NUMA config is used 8542925c15SMarcin Juszkiewicz * 8642925c15SMarcin Juszkiewicz * cpus { 8742925c15SMarcin Juszkiewicz * #size-cells = <0x00>; 8842925c15SMarcin Juszkiewicz * #address-cells = <0x02>; 8942925c15SMarcin Juszkiewicz * 9042925c15SMarcin Juszkiewicz * cpu@0 { 9142925c15SMarcin Juszkiewicz * numa-node-id = <0x00>; 9242925c15SMarcin Juszkiewicz * reg = <0x00 0x00>; 9342925c15SMarcin Juszkiewicz * }; 9442925c15SMarcin Juszkiewicz * 9542925c15SMarcin Juszkiewicz * cpu@1 { 9642925c15SMarcin Juszkiewicz * numa-node-id = <0x03>; 9742925c15SMarcin Juszkiewicz * reg = <0x00 0x01>; 9842925c15SMarcin Juszkiewicz * }; 9942925c15SMarcin Juszkiewicz * }; 10042925c15SMarcin Juszkiewicz */ 10142925c15SMarcin Juszkiewicz node = fdt_path_offset(dtb, "/cpus"); 10242925c15SMarcin Juszkiewicz if (node < 0) { 10342925c15SMarcin Juszkiewicz ERROR("No information about cpus in DeviceTree.\n"); 10442925c15SMarcin Juszkiewicz panic(); 10542925c15SMarcin Juszkiewicz } 10642925c15SMarcin Juszkiewicz 10742925c15SMarcin Juszkiewicz /* 10842925c15SMarcin Juszkiewicz * QEMU numbers cpus from 0 and there can be /cpus/cpu-map present so we 10942925c15SMarcin Juszkiewicz * cannot use fdt_first_subnode() here 11042925c15SMarcin Juszkiewicz */ 11142925c15SMarcin Juszkiewicz node = fdt_path_offset(dtb, "/cpus/cpu@0"); 11242925c15SMarcin Juszkiewicz 11342925c15SMarcin Juszkiewicz while (node > 0) { 11442925c15SMarcin Juszkiewicz if (fdt_getprop(dtb, node, "reg", NULL)) { 11542925c15SMarcin Juszkiewicz fdt_get_reg_props_by_index(dtb, node, 0, &mpidr, NULL); 1164fc54c99SMarcin Juszkiewicz } else { 1174fc54c99SMarcin Juszkiewicz ERROR("Incomplete information for cpu %d in DeviceTree.\n", cpu); 1184fc54c99SMarcin Juszkiewicz panic(); 11942925c15SMarcin Juszkiewicz } 12042925c15SMarcin Juszkiewicz 12142925c15SMarcin Juszkiewicz if (fdt_getprop(dtb, node, "numa-node-id", NULL)) { 12242925c15SMarcin Juszkiewicz fdt_read_uint32(dtb, node, "numa-node-id", &nodeid); 12342925c15SMarcin Juszkiewicz } 12442925c15SMarcin Juszkiewicz 12542925c15SMarcin Juszkiewicz dynamic_platform_info.cpu[cpu].nodeid = nodeid; 12642925c15SMarcin Juszkiewicz dynamic_platform_info.cpu[cpu].mpidr = mpidr; 12742925c15SMarcin Juszkiewicz 12842925c15SMarcin Juszkiewicz INFO("CPU %d: node-id: %d, mpidr: %ld\n", cpu, nodeid, mpidr); 12942925c15SMarcin Juszkiewicz 13042925c15SMarcin Juszkiewicz cpu++; 13142925c15SMarcin Juszkiewicz 13242925c15SMarcin Juszkiewicz prev = node; 13342925c15SMarcin Juszkiewicz node = fdt_next_subnode(dtb, prev); 13442925c15SMarcin Juszkiewicz } 13542925c15SMarcin Juszkiewicz 13642925c15SMarcin Juszkiewicz dynamic_platform_info.num_cpus = cpu; 13742925c15SMarcin Juszkiewicz INFO("Found %d cpus\n", dynamic_platform_info.num_cpus); 13842925c15SMarcin Juszkiewicz } 13942925c15SMarcin Juszkiewicz 140*8b7dd839SXiong Yining void read_meminfo_from_dt(void *dtb) 141*8b7dd839SXiong Yining { 142*8b7dd839SXiong Yining const fdt32_t *prop; 143*8b7dd839SXiong Yining const char *type; 144*8b7dd839SXiong Yining int prev, node; 145*8b7dd839SXiong Yining int len; 146*8b7dd839SXiong Yining uint32_t nodeid = 0; 147*8b7dd839SXiong Yining uint32_t memnode = 0; 148*8b7dd839SXiong Yining uint32_t higher_value, lower_value; 149*8b7dd839SXiong Yining uint64_t cur_base, cur_size; 150*8b7dd839SXiong Yining 151*8b7dd839SXiong Yining /* 152*8b7dd839SXiong Yining * QEMU gives us this DeviceTree node: 153*8b7dd839SXiong Yining * 154*8b7dd839SXiong Yining * memory@100c0000000 { 155*8b7dd839SXiong Yining * numa-node-id = <0x01>; 156*8b7dd839SXiong Yining * reg = <0x100 0xc0000000 0x00 0x40000000>; 157*8b7dd839SXiong Yining * device_type = "memory"; 158*8b7dd839SXiong Yining * }; 159*8b7dd839SXiong Yining * 160*8b7dd839SXiong Yining * memory@10000000000 { 161*8b7dd839SXiong Yining * numa-node-id = <0x00>; 162*8b7dd839SXiong Yining * reg = <0x100 0x00 0x00 0xc0000000>; 163*8b7dd839SXiong Yining * device_type = "memory"; 164*8b7dd839SXiong Yining * } 165*8b7dd839SXiong Yining */ 166*8b7dd839SXiong Yining 167*8b7dd839SXiong Yining for (prev = 0;; prev = node) { 168*8b7dd839SXiong Yining node = fdt_next_node(dtb, prev, NULL); 169*8b7dd839SXiong Yining if (node < 0) { 170*8b7dd839SXiong Yining break; 171*8b7dd839SXiong Yining } 172*8b7dd839SXiong Yining 173*8b7dd839SXiong Yining type = fdt_getprop(dtb, node, "device_type", &len); 174*8b7dd839SXiong Yining if (type && strncmp(type, "memory", len) == 0) { 175*8b7dd839SXiong Yining if (fdt_getprop(dtb, node, "numa-node-id", NULL)) { 176*8b7dd839SXiong Yining fdt_read_uint32(dtb, node, "numa-node-id", &nodeid); 177*8b7dd839SXiong Yining } 178*8b7dd839SXiong Yining 179*8b7dd839SXiong Yining dynamic_platform_info.memory[memnode].nodeid = nodeid; 180*8b7dd839SXiong Yining 181*8b7dd839SXiong Yining /* 182*8b7dd839SXiong Yining * Get the 'reg' property of this node and 183*8b7dd839SXiong Yining * assume two 8 bytes for base and size. 184*8b7dd839SXiong Yining */ 185*8b7dd839SXiong Yining prop = fdt_getprop(dtb, node, "reg", &len); 186*8b7dd839SXiong Yining if (prop != 0 && len == (2 * sizeof(int64_t))) { 187*8b7dd839SXiong Yining higher_value = fdt32_to_cpu(*prop); 188*8b7dd839SXiong Yining lower_value = fdt32_to_cpu(*(prop + 1)); 189*8b7dd839SXiong Yining cur_base = (uint64_t)(lower_value | ((uint64_t)higher_value) << 32); 190*8b7dd839SXiong Yining 191*8b7dd839SXiong Yining higher_value = fdt32_to_cpu(*(prop + 2)); 192*8b7dd839SXiong Yining lower_value = fdt32_to_cpu(*(prop + 3)); 193*8b7dd839SXiong Yining cur_size = (uint64_t)(lower_value | ((uint64_t)higher_value) << 32); 194*8b7dd839SXiong Yining 195*8b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_base = cur_base; 196*8b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_size = cur_size; 197*8b7dd839SXiong Yining 198*8b7dd839SXiong Yining INFO("RAM %d: node-id: %d, address: 0x%lx - 0x%lx\n", 199*8b7dd839SXiong Yining memnode, 200*8b7dd839SXiong Yining dynamic_platform_info.memory[memnode].nodeid, 201*8b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_base, 202*8b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_base + 203*8b7dd839SXiong Yining dynamic_platform_info.memory[memnode].addr_size - 1); 204*8b7dd839SXiong Yining } 205*8b7dd839SXiong Yining 206*8b7dd839SXiong Yining memnode++; 207*8b7dd839SXiong Yining } 208*8b7dd839SXiong Yining } 209*8b7dd839SXiong Yining 210*8b7dd839SXiong Yining dynamic_platform_info.num_memnodes = memnode; 211*8b7dd839SXiong Yining } 212*8b7dd839SXiong Yining 2131e67b1b1SMarcin Juszkiewicz void read_platform_config_from_dt(void *dtb) 2141e67b1b1SMarcin Juszkiewicz { 2151e67b1b1SMarcin Juszkiewicz int node; 2161e67b1b1SMarcin Juszkiewicz const fdt64_t *data; 2171e67b1b1SMarcin Juszkiewicz int err; 2181e67b1b1SMarcin Juszkiewicz uintptr_t gicd_base; 2191e67b1b1SMarcin Juszkiewicz uintptr_t gicr_base; 2201e67b1b1SMarcin Juszkiewicz 2211e67b1b1SMarcin Juszkiewicz /* 2221e67b1b1SMarcin Juszkiewicz * QEMU gives us this DeviceTree node: 2231e67b1b1SMarcin Juszkiewicz * 2241e67b1b1SMarcin Juszkiewicz * intc { 2254171e981SMarcin Juszkiewicz * reg = < 0x00 0x40060000 0x00 0x10000 2264171e981SMarcin Juszkiewicz * 0x00 0x40080000 0x00 0x4000000>; 2274171e981SMarcin Juszkiewicz * its { 2284171e981SMarcin Juszkiewicz * reg = <0x00 0x44081000 0x00 0x20000>; 2294171e981SMarcin Juszkiewicz * }; 2304171e981SMarcin Juszkiewicz * }; 2311e67b1b1SMarcin Juszkiewicz */ 2321e67b1b1SMarcin Juszkiewicz node = fdt_path_offset(dtb, "/intc"); 2331e67b1b1SMarcin Juszkiewicz if (node < 0) { 2341e67b1b1SMarcin Juszkiewicz return; 2351e67b1b1SMarcin Juszkiewicz } 2361e67b1b1SMarcin Juszkiewicz 2371e67b1b1SMarcin Juszkiewicz data = fdt_getprop(dtb, node, "reg", NULL); 2381e67b1b1SMarcin Juszkiewicz if (data == NULL) { 2391e67b1b1SMarcin Juszkiewicz return; 2401e67b1b1SMarcin Juszkiewicz } 2411e67b1b1SMarcin Juszkiewicz 2421e67b1b1SMarcin Juszkiewicz err = fdt_get_reg_props_by_index(dtb, node, 0, &gicd_base, NULL); 2431e67b1b1SMarcin Juszkiewicz if (err < 0) { 2441e67b1b1SMarcin Juszkiewicz ERROR("Failed to read GICD reg property of GIC node\n"); 2451e67b1b1SMarcin Juszkiewicz return; 2461e67b1b1SMarcin Juszkiewicz } 2471e67b1b1SMarcin Juszkiewicz INFO("GICD base = 0x%lx\n", gicd_base); 2481e67b1b1SMarcin Juszkiewicz 2491e67b1b1SMarcin Juszkiewicz err = fdt_get_reg_props_by_index(dtb, node, 1, &gicr_base, NULL); 2501e67b1b1SMarcin Juszkiewicz if (err < 0) { 2511e67b1b1SMarcin Juszkiewicz ERROR("Failed to read GICR reg property of GIC node\n"); 2521e67b1b1SMarcin Juszkiewicz return; 2531e67b1b1SMarcin Juszkiewicz } 2541e67b1b1SMarcin Juszkiewicz INFO("GICR base = 0x%lx\n", gicr_base); 2551e67b1b1SMarcin Juszkiewicz 2561e67b1b1SMarcin Juszkiewicz sbsa_set_gic_bases(gicd_base, gicr_base); 2574171e981SMarcin Juszkiewicz 2584171e981SMarcin Juszkiewicz node = fdt_path_offset(dtb, "/intc/its"); 2594171e981SMarcin Juszkiewicz if (node < 0) { 2604171e981SMarcin Juszkiewicz return; 2614171e981SMarcin Juszkiewicz } 2624171e981SMarcin Juszkiewicz 2634171e981SMarcin Juszkiewicz err = fdt_get_reg_props_by_index(dtb, node, 0, &gic_its_addr, NULL); 2644171e981SMarcin Juszkiewicz if (err < 0) { 2654171e981SMarcin Juszkiewicz ERROR("Failed to read GICI reg property of GIC node\n"); 2664171e981SMarcin Juszkiewicz return; 2674171e981SMarcin Juszkiewicz } 2684171e981SMarcin Juszkiewicz INFO("GICI base = 0x%lx\n", gic_its_addr); 2691e67b1b1SMarcin Juszkiewicz } 2701e67b1b1SMarcin Juszkiewicz 271c681d02cSMarcin Juszkiewicz void read_platform_version(void *dtb) 272c681d02cSMarcin Juszkiewicz { 273c681d02cSMarcin Juszkiewicz int node; 274c681d02cSMarcin Juszkiewicz 275c681d02cSMarcin Juszkiewicz node = fdt_path_offset(dtb, "/"); 276c681d02cSMarcin Juszkiewicz if (node >= 0) { 277c681d02cSMarcin Juszkiewicz platform_version_major = fdt32_ld(fdt_getprop(dtb, node, 278c681d02cSMarcin Juszkiewicz "machine-version-major", NULL)); 279c681d02cSMarcin Juszkiewicz platform_version_minor = fdt32_ld(fdt_getprop(dtb, node, 280c681d02cSMarcin Juszkiewicz "machine-version-minor", NULL)); 281c681d02cSMarcin Juszkiewicz } 282c681d02cSMarcin Juszkiewicz } 283c681d02cSMarcin Juszkiewicz 284c681d02cSMarcin Juszkiewicz void sip_svc_init(void) 285c681d02cSMarcin Juszkiewicz { 286c681d02cSMarcin Juszkiewicz /* Read DeviceTree data before MMU is enabled */ 287c681d02cSMarcin Juszkiewicz 288c681d02cSMarcin Juszkiewicz void *dtb = (void *)(uintptr_t)ARM_PRELOADED_DTB_BASE; 289c681d02cSMarcin Juszkiewicz int err; 290c681d02cSMarcin Juszkiewicz 291c681d02cSMarcin Juszkiewicz err = fdt_open_into(dtb, dtb, PLAT_QEMU_DT_MAX_SIZE); 292c681d02cSMarcin Juszkiewicz if (err < 0) { 293c681d02cSMarcin Juszkiewicz ERROR("Invalid Device Tree at %p: error %d\n", dtb, err); 294c681d02cSMarcin Juszkiewicz return; 295c681d02cSMarcin Juszkiewicz } 296c681d02cSMarcin Juszkiewicz 297c681d02cSMarcin Juszkiewicz err = fdt_check_header(dtb); 298c681d02cSMarcin Juszkiewicz if (err < 0) { 299c681d02cSMarcin Juszkiewicz ERROR("Invalid DTB file passed\n"); 300c681d02cSMarcin Juszkiewicz return; 301c681d02cSMarcin Juszkiewicz } 302c681d02cSMarcin Juszkiewicz 303c681d02cSMarcin Juszkiewicz read_platform_version(dtb); 304c681d02cSMarcin Juszkiewicz INFO("Platform version: %d.%d\n", platform_version_major, platform_version_minor); 3051e67b1b1SMarcin Juszkiewicz 3061e67b1b1SMarcin Juszkiewicz read_platform_config_from_dt(dtb); 30742925c15SMarcin Juszkiewicz read_cpuinfo_from_dt(dtb); 308*8b7dd839SXiong Yining read_meminfo_from_dt(dtb); 309c681d02cSMarcin Juszkiewicz } 310c681d02cSMarcin Juszkiewicz 311c681d02cSMarcin Juszkiewicz /* 312c681d02cSMarcin Juszkiewicz * This function is responsible for handling all SiP calls from the NS world 313c681d02cSMarcin Juszkiewicz */ 314c681d02cSMarcin Juszkiewicz uintptr_t sbsa_sip_smc_handler(uint32_t smc_fid, 315c681d02cSMarcin Juszkiewicz u_register_t x1, 316c681d02cSMarcin Juszkiewicz u_register_t x2, 317c681d02cSMarcin Juszkiewicz u_register_t x3, 318c681d02cSMarcin Juszkiewicz u_register_t x4, 319c681d02cSMarcin Juszkiewicz void *cookie, 320c681d02cSMarcin Juszkiewicz void *handle, 321c681d02cSMarcin Juszkiewicz u_register_t flags) 322c681d02cSMarcin Juszkiewicz { 323c681d02cSMarcin Juszkiewicz uint32_t ns; 32442925c15SMarcin Juszkiewicz uint64_t index; 325c681d02cSMarcin Juszkiewicz 326c681d02cSMarcin Juszkiewicz /* Determine which security state this SMC originated from */ 327c681d02cSMarcin Juszkiewicz ns = is_caller_non_secure(flags); 328c681d02cSMarcin Juszkiewicz if (!ns) { 329c681d02cSMarcin Juszkiewicz ERROR("%s: wrong world SMC (0x%x)\n", __func__, smc_fid); 330c681d02cSMarcin Juszkiewicz SMC_RET1(handle, SMC_UNK); 331c681d02cSMarcin Juszkiewicz } 332c681d02cSMarcin Juszkiewicz 333c681d02cSMarcin Juszkiewicz switch (smc_fid) { 334c681d02cSMarcin Juszkiewicz case SIP_SVC_VERSION: 335c681d02cSMarcin Juszkiewicz INFO("Platform version requested\n"); 336c681d02cSMarcin Juszkiewicz SMC_RET3(handle, NULL, platform_version_major, platform_version_minor); 337c681d02cSMarcin Juszkiewicz 3381e67b1b1SMarcin Juszkiewicz case SIP_SVC_GET_GIC: 3391e67b1b1SMarcin Juszkiewicz SMC_RET3(handle, NULL, sbsa_get_gicd(), sbsa_get_gicr()); 3401e67b1b1SMarcin Juszkiewicz 3414171e981SMarcin Juszkiewicz case SIP_SVC_GET_GIC_ITS: 3424171e981SMarcin Juszkiewicz SMC_RET2(handle, NULL, gic_its_addr); 3434171e981SMarcin Juszkiewicz 34442925c15SMarcin Juszkiewicz case SIP_SVC_GET_CPU_COUNT: 34542925c15SMarcin Juszkiewicz SMC_RET2(handle, NULL, dynamic_platform_info.num_cpus); 34642925c15SMarcin Juszkiewicz 34742925c15SMarcin Juszkiewicz case SIP_SVC_GET_CPU_NODE: 34842925c15SMarcin Juszkiewicz index = x1; 34942925c15SMarcin Juszkiewicz if (index < PLATFORM_CORE_COUNT) { 35042925c15SMarcin Juszkiewicz SMC_RET3(handle, NULL, 35142925c15SMarcin Juszkiewicz dynamic_platform_info.cpu[index].nodeid, 35242925c15SMarcin Juszkiewicz dynamic_platform_info.cpu[index].mpidr); 35342925c15SMarcin Juszkiewicz } else { 35442925c15SMarcin Juszkiewicz SMC_RET1(handle, SMC_ARCH_CALL_INVAL_PARAM); 35542925c15SMarcin Juszkiewicz } 35642925c15SMarcin Juszkiewicz 357*8b7dd839SXiong Yining case SIP_SVC_GET_MEMORY_NODE_COUNT: 358*8b7dd839SXiong Yining SMC_RET2(handle, NULL, dynamic_platform_info.num_memnodes); 359*8b7dd839SXiong Yining 360*8b7dd839SXiong Yining case SIP_SVC_GET_MEMORY_NODE: 361*8b7dd839SXiong Yining index = x1; 362*8b7dd839SXiong Yining if (index < PLAT_MAX_MEM_NODES) { 363*8b7dd839SXiong Yining SMC_RET4(handle, NULL, 364*8b7dd839SXiong Yining dynamic_platform_info.memory[index].nodeid, 365*8b7dd839SXiong Yining dynamic_platform_info.memory[index].addr_base, 366*8b7dd839SXiong Yining dynamic_platform_info.memory[index].addr_size); 367*8b7dd839SXiong Yining } else { 368*8b7dd839SXiong Yining SMC_RET1(handle, SMC_ARCH_CALL_INVAL_PARAM); 369*8b7dd839SXiong Yining } 370*8b7dd839SXiong Yining 371c681d02cSMarcin Juszkiewicz default: 372c681d02cSMarcin Juszkiewicz ERROR("%s: unhandled SMC (0x%x) (function id: %d)\n", __func__, smc_fid, 373c681d02cSMarcin Juszkiewicz smc_fid - SIP_FUNCTION); 374c681d02cSMarcin Juszkiewicz SMC_RET1(handle, SMC_UNK); 375c681d02cSMarcin Juszkiewicz } 376c681d02cSMarcin Juszkiewicz } 377c681d02cSMarcin Juszkiewicz 378c681d02cSMarcin Juszkiewicz int sbsa_sip_smc_setup(void) 379c681d02cSMarcin Juszkiewicz { 380c681d02cSMarcin Juszkiewicz return 0; 381c681d02cSMarcin Juszkiewicz } 382c681d02cSMarcin Juszkiewicz 383c681d02cSMarcin Juszkiewicz /* Define a runtime service descriptor for fast SMC calls */ 384c681d02cSMarcin Juszkiewicz DECLARE_RT_SVC( 385c681d02cSMarcin Juszkiewicz sbsa_sip_svc, 386c681d02cSMarcin Juszkiewicz OEN_SIP_START, 387c681d02cSMarcin Juszkiewicz OEN_SIP_END, 388c681d02cSMarcin Juszkiewicz SMC_TYPE_FAST, 389c681d02cSMarcin Juszkiewicz sbsa_sip_smc_setup, 390c681d02cSMarcin Juszkiewicz sbsa_sip_smc_handler 391c681d02cSMarcin Juszkiewicz ); 392