16a2426a9SMasahisa Kojima /* SPDX-License-Identifier: BSD-3-Clause 26a2426a9SMasahisa Kojima * 36a2426a9SMasahisa Kojima * Copyright (c) 2020, Linaro Limited and Contributors. All rights reserved. 46a2426a9SMasahisa Kojima */ 56a2426a9SMasahisa Kojima 6*74c87a4bSMasahisa Kojima #include <libfdt.h> 7*74c87a4bSMasahisa Kojima 86a2426a9SMasahisa Kojima #include <bl31/ehf.h> 9*74c87a4bSMasahisa Kojima #include <common/debug.h> 10*74c87a4bSMasahisa Kojima #include <common/fdt_fixup.h> 11*74c87a4bSMasahisa Kojima #include <common/fdt_wrappers.h> 126a2426a9SMasahisa Kojima #include <lib/xlat_tables/xlat_tables_compat.h> 136a2426a9SMasahisa Kojima #include <services/spm_mm_partition.h> 146a2426a9SMasahisa Kojima 156a2426a9SMasahisa Kojima #include <platform_def.h> 166a2426a9SMasahisa Kojima 176a2426a9SMasahisa Kojima /* Region equivalent to MAP_DEVICE1 suitable for mapping at EL0 */ 186a2426a9SMasahisa Kojima #define MAP_DEVICE1_EL0 MAP_REGION_FLAT(DEVICE1_BASE, \ 196a2426a9SMasahisa Kojima DEVICE1_SIZE, \ 206a2426a9SMasahisa Kojima MT_DEVICE | MT_RW | MT_SECURE | MT_USER) 216a2426a9SMasahisa Kojima 22*74c87a4bSMasahisa Kojima mmap_region_t plat_qemu_secure_partition_mmap[] = { 23*74c87a4bSMasahisa Kojima QEMU_SP_IMAGE_NS_BUF_MMAP, /* must be placed at first entry */ 246a2426a9SMasahisa Kojima MAP_DEVICE1_EL0, /* for the UART */ 256a2426a9SMasahisa Kojima QEMU_SP_IMAGE_MMAP, 266a2426a9SMasahisa Kojima QEMU_SPM_BUF_EL0_MMAP, 276a2426a9SMasahisa Kojima QEMU_SP_IMAGE_RW_MMAP, 28*74c87a4bSMasahisa Kojima MAP_SECURE_VARSTORE, 296a2426a9SMasahisa Kojima {0} 306a2426a9SMasahisa Kojima }; 316a2426a9SMasahisa Kojima 326a2426a9SMasahisa Kojima /* 336a2426a9SMasahisa Kojima * Boot information passed to a secure partition during initialisation. 346a2426a9SMasahisa Kojima * Linear indices in MP information will be filled at runtime. 356a2426a9SMasahisa Kojima */ 366a2426a9SMasahisa Kojima static spm_mm_mp_info_t sp_mp_info[] = { 376a2426a9SMasahisa Kojima [0] = {0x80000000, 0}, 386a2426a9SMasahisa Kojima [1] = {0x80000001, 0}, 396a2426a9SMasahisa Kojima [2] = {0x80000002, 0}, 406a2426a9SMasahisa Kojima [3] = {0x80000003, 0}, 416a2426a9SMasahisa Kojima [4] = {0x80000004, 0}, 426a2426a9SMasahisa Kojima [5] = {0x80000005, 0}, 436a2426a9SMasahisa Kojima [6] = {0x80000006, 0}, 446a2426a9SMasahisa Kojima [7] = {0x80000007, 0} 456a2426a9SMasahisa Kojima }; 466a2426a9SMasahisa Kojima 47*74c87a4bSMasahisa Kojima spm_mm_boot_info_t plat_qemu_secure_partition_boot_info = { 486a2426a9SMasahisa Kojima .h.type = PARAM_SP_IMAGE_BOOT_INFO, 496a2426a9SMasahisa Kojima .h.version = VERSION_1, 506a2426a9SMasahisa Kojima .h.size = sizeof(spm_mm_boot_info_t), 516a2426a9SMasahisa Kojima .h.attr = 0, 526a2426a9SMasahisa Kojima .sp_mem_base = PLAT_QEMU_SP_IMAGE_BASE, 536a2426a9SMasahisa Kojima .sp_mem_limit = BL32_LIMIT, 546a2426a9SMasahisa Kojima .sp_image_base = PLAT_QEMU_SP_IMAGE_BASE, 556a2426a9SMasahisa Kojima .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE, 566a2426a9SMasahisa Kojima .sp_heap_base = PLAT_QEMU_SP_IMAGE_HEAP_BASE, 576a2426a9SMasahisa Kojima .sp_ns_comm_buf_base = PLAT_QEMU_SP_IMAGE_NS_BUF_BASE, 586a2426a9SMasahisa Kojima .sp_shared_buf_base = PLAT_SPM_BUF_BASE, 596a2426a9SMasahisa Kojima .sp_image_size = PLAT_QEMU_SP_IMAGE_SIZE, 606a2426a9SMasahisa Kojima .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE, 616a2426a9SMasahisa Kojima .sp_heap_size = PLAT_QEMU_SP_IMAGE_HEAP_SIZE, 626a2426a9SMasahisa Kojima .sp_ns_comm_buf_size = PLAT_QEMU_SP_IMAGE_NS_BUF_SIZE, 636a2426a9SMasahisa Kojima .sp_shared_buf_size = PLAT_SPM_BUF_SIZE, 646a2426a9SMasahisa Kojima .num_sp_mem_regions = PLAT_QEMU_SP_IMAGE_NUM_MEM_REGIONS, 656a2426a9SMasahisa Kojima .num_cpus = PLATFORM_CORE_COUNT, 666a2426a9SMasahisa Kojima .mp_info = sp_mp_info 676a2426a9SMasahisa Kojima }; 686a2426a9SMasahisa Kojima 696a2426a9SMasahisa Kojima /* Enumeration of priority levels on QEMU platforms. */ 706a2426a9SMasahisa Kojima ehf_pri_desc_t qemu_exceptions[] = { 716a2426a9SMasahisa Kojima EHF_PRI_DESC(QEMU_PRI_BITS, PLAT_SP_PRI) 726a2426a9SMasahisa Kojima }; 736a2426a9SMasahisa Kojima 74*74c87a4bSMasahisa Kojima int dt_add_ns_buf_node(uintptr_t *base) 75*74c87a4bSMasahisa Kojima { 76*74c87a4bSMasahisa Kojima uintptr_t addr; 77*74c87a4bSMasahisa Kojima size_t size; 78*74c87a4bSMasahisa Kojima uintptr_t ns_buf_addr; 79*74c87a4bSMasahisa Kojima int node; 80*74c87a4bSMasahisa Kojima int err; 81*74c87a4bSMasahisa Kojima void *fdt = (void *)ARM_PRELOADED_DTB_BASE; 82*74c87a4bSMasahisa Kojima 83*74c87a4bSMasahisa Kojima err = fdt_open_into(fdt, fdt, PLAT_QEMU_DT_MAX_SIZE); 84*74c87a4bSMasahisa Kojima if (err < 0) { 85*74c87a4bSMasahisa Kojima ERROR("Invalid Device Tree at %p: error %d\n", fdt, err); 86*74c87a4bSMasahisa Kojima return err; 87*74c87a4bSMasahisa Kojima } 88*74c87a4bSMasahisa Kojima 89*74c87a4bSMasahisa Kojima /* 90*74c87a4bSMasahisa Kojima * reserved-memory for standaloneMM non-secure buffer 91*74c87a4bSMasahisa Kojima * is allocated at the top of the first system memory region. 92*74c87a4bSMasahisa Kojima */ 93*74c87a4bSMasahisa Kojima node = fdt_path_offset(fdt, "/memory"); 94*74c87a4bSMasahisa Kojima 95*74c87a4bSMasahisa Kojima err = fdt_get_reg_props_by_index(fdt, node, 0, &addr, &size); 96*74c87a4bSMasahisa Kojima if (err < 0) { 97*74c87a4bSMasahisa Kojima ERROR("Failed to get the memory node information\n"); 98*74c87a4bSMasahisa Kojima return err; 99*74c87a4bSMasahisa Kojima } 100*74c87a4bSMasahisa Kojima INFO("System RAM @ 0x%lx - 0x%lx\n", addr, addr + size - 1); 101*74c87a4bSMasahisa Kojima 102*74c87a4bSMasahisa Kojima ns_buf_addr = addr + (size - PLAT_QEMU_SP_IMAGE_NS_BUF_SIZE); 103*74c87a4bSMasahisa Kojima INFO("reserved-memory for spm-mm @ 0x%lx - 0x%llx\n", ns_buf_addr, 104*74c87a4bSMasahisa Kojima ns_buf_addr + PLAT_QEMU_SP_IMAGE_NS_BUF_SIZE - 1); 105*74c87a4bSMasahisa Kojima 106*74c87a4bSMasahisa Kojima err = fdt_add_reserved_memory(fdt, "ns-buf-spm-mm", ns_buf_addr, 107*74c87a4bSMasahisa Kojima PLAT_QEMU_SP_IMAGE_NS_BUF_SIZE); 108*74c87a4bSMasahisa Kojima if (err < 0) { 109*74c87a4bSMasahisa Kojima ERROR("Failed to add the reserved-memory node\n"); 110*74c87a4bSMasahisa Kojima return err; 111*74c87a4bSMasahisa Kojima } 112*74c87a4bSMasahisa Kojima 113*74c87a4bSMasahisa Kojima *base = ns_buf_addr; 114*74c87a4bSMasahisa Kojima return 0; 115*74c87a4bSMasahisa Kojima } 116*74c87a4bSMasahisa Kojima 1176a2426a9SMasahisa Kojima /* Plug in QEMU exceptions to Exception Handling Framework. */ 1186a2426a9SMasahisa Kojima EHF_REGISTER_PRIORITIES(qemu_exceptions, ARRAY_SIZE(qemu_exceptions), 1196a2426a9SMasahisa Kojima QEMU_PRI_BITS); 1206a2426a9SMasahisa Kojima 1216a2426a9SMasahisa Kojima const mmap_region_t *plat_get_secure_partition_mmap(void *cookie) 1226a2426a9SMasahisa Kojima { 123*74c87a4bSMasahisa Kojima uintptr_t ns_buf_base; 124*74c87a4bSMasahisa Kojima 125*74c87a4bSMasahisa Kojima dt_add_ns_buf_node(&ns_buf_base); 126*74c87a4bSMasahisa Kojima 127*74c87a4bSMasahisa Kojima plat_qemu_secure_partition_mmap[0].base_pa = ns_buf_base; 128*74c87a4bSMasahisa Kojima plat_qemu_secure_partition_mmap[0].base_va = ns_buf_base; 129*74c87a4bSMasahisa Kojima plat_qemu_secure_partition_boot_info.sp_ns_comm_buf_base = ns_buf_base; 130*74c87a4bSMasahisa Kojima 1316a2426a9SMasahisa Kojima return plat_qemu_secure_partition_mmap; 1326a2426a9SMasahisa Kojima } 1336a2426a9SMasahisa Kojima 1346a2426a9SMasahisa Kojima const spm_mm_boot_info_t * 1356a2426a9SMasahisa Kojima plat_get_secure_partition_boot_info(void *cookie) 1366a2426a9SMasahisa Kojima { 1376a2426a9SMasahisa Kojima return &plat_qemu_secure_partition_boot_info; 1386a2426a9SMasahisa Kojima } 139