1a63cdc74SMarcin Juszkiewicz# 2a63cdc74SMarcin Juszkiewicz# Copyright (c) 2023, Linaro Limited and Contributors. All rights reserved. 3a63cdc74SMarcin Juszkiewicz# 4a63cdc74SMarcin Juszkiewicz# SPDX-License-Identifier: BSD-3-Clause 5a63cdc74SMarcin Juszkiewicz# 6a63cdc74SMarcin Juszkiewicz 7a63cdc74SMarcin Juszkiewiczinclude lib/libfdt/libfdt.mk 8a63cdc74SMarcin Juszkiewiczinclude common/fdt_wrappers.mk 9a63cdc74SMarcin Juszkiewicz 10886688d1SMarcin JuszkiewiczPLAT_INCLUDES := -Iinclude/plat/arm/common/ \ 11886688d1SMarcin Juszkiewicz -I${PLAT_QEMU_COMMON_PATH}/include \ 12886688d1SMarcin Juszkiewicz -I${PLAT_QEMU_PATH}/include \ 13886688d1SMarcin Juszkiewicz -Iinclude/common/tbbr 14886688d1SMarcin Juszkiewicz 15886688d1SMarcin Juszkiewiczifeq (${ARCH},aarch32) 16886688d1SMarcin JuszkiewiczQEMU_CPU_LIBS := lib/cpus/${ARCH}/cortex_a15.S 17886688d1SMarcin Juszkiewiczelse 18886688d1SMarcin JuszkiewiczQEMU_CPU_LIBS := lib/cpus/aarch64/aem_generic.S \ 19886688d1SMarcin Juszkiewicz lib/cpus/aarch64/cortex_a53.S \ 20886688d1SMarcin Juszkiewicz lib/cpus/aarch64/cortex_a57.S \ 21886688d1SMarcin Juszkiewicz lib/cpus/aarch64/cortex_a72.S \ 22886688d1SMarcin Juszkiewicz lib/cpus/aarch64/cortex_a76.S \ 23*4734a62dSMarcin Juszkiewicz lib/cpus/aarch64/cortex_a710.S \ 24886688d1SMarcin Juszkiewicz lib/cpus/aarch64/neoverse_n_common.S \ 25886688d1SMarcin Juszkiewicz lib/cpus/aarch64/neoverse_n1.S \ 26886688d1SMarcin Juszkiewicz lib/cpus/aarch64/neoverse_v1.S \ 27886688d1SMarcin Juszkiewicz lib/cpus/aarch64/qemu_max.S 28886688d1SMarcin Juszkiewicz 29886688d1SMarcin JuszkiewiczPLAT_INCLUDES += -Iinclude/plat/arm/common/${ARCH} 30*4734a62dSMarcin Juszkiewicz 31*4734a62dSMarcin Juszkiewicz# Cpu core architecture level: 32*4734a62dSMarcin Juszkiewicz# v8.0: a53, a57, a72 33*4734a62dSMarcin Juszkiewicz# v8.2: a76, n1 34*4734a62dSMarcin Juszkiewicz# v8.4: v1 35*4734a62dSMarcin Juszkiewicz# v9.0: a710 36*4734a62dSMarcin Juszkiewicz# 37*4734a62dSMarcin Juszkiewicz# let treat v9.0 as v8.5 as they share cpu features 38*4734a62dSMarcin Juszkiewicz# https://developer.arm.com/documentation/102378/0201/Armv8-x-and-Armv9-x-extensions-and-features 39*4734a62dSMarcin Juszkiewicz 40*4734a62dSMarcin JuszkiewiczARM_ARCH_MAJOR := 8 41*4734a62dSMarcin JuszkiewiczARM_ARCH_MINOR := 5 42886688d1SMarcin Juszkiewiczendif 4371f5359bSMarcin Juszkiewicz 4471f5359bSMarcin JuszkiewiczPLAT_BL_COMMON_SOURCES := ${PLAT_QEMU_COMMON_PATH}/qemu_common.c \ 4571f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_console.c \ 4671f5359bSMarcin Juszkiewicz drivers/arm/pl011/${ARCH}/pl011_console.S 4771f5359bSMarcin Juszkiewicz 4871f5359bSMarcin Juszkiewiczinclude lib/xlat_tables_v2/xlat_tables.mk 4971f5359bSMarcin JuszkiewiczPLAT_BL_COMMON_SOURCES += ${XLAT_TABLES_LIB_SRCS} 5071f5359bSMarcin Juszkiewicz 5171f5359bSMarcin Juszkiewiczifneq ($(ENABLE_STACK_PROTECTOR), 0) 5271f5359bSMarcin Juszkiewicz PLAT_BL_COMMON_SOURCES += ${PLAT_QEMU_COMMON_PATH}/qemu_stack_protector.c 5371f5359bSMarcin Juszkiewiczendif 5471f5359bSMarcin Juszkiewicz 5571f5359bSMarcin JuszkiewiczBL1_SOURCES += drivers/io/io_semihosting.c \ 5671f5359bSMarcin Juszkiewicz drivers/io/io_storage.c \ 5771f5359bSMarcin Juszkiewicz drivers/io/io_fip.c \ 5871f5359bSMarcin Juszkiewicz drivers/io/io_memmap.c \ 5971f5359bSMarcin Juszkiewicz lib/semihosting/semihosting.c \ 6071f5359bSMarcin Juszkiewicz lib/semihosting/${ARCH}/semihosting_call.S \ 6171f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_io_storage.c \ 6271f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/${ARCH}/plat_helpers.S \ 6371f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_bl1_setup.c \ 6471f5359bSMarcin Juszkiewicz ${QEMU_CPU_LIBS} 6571f5359bSMarcin Juszkiewicz 6671f5359bSMarcin JuszkiewiczBL2_SOURCES += drivers/io/io_semihosting.c \ 6771f5359bSMarcin Juszkiewicz drivers/io/io_storage.c \ 6871f5359bSMarcin Juszkiewicz drivers/io/io_fip.c \ 6971f5359bSMarcin Juszkiewicz drivers/io/io_memmap.c \ 7071f5359bSMarcin Juszkiewicz lib/semihosting/semihosting.c \ 7171f5359bSMarcin Juszkiewicz lib/semihosting/${ARCH}/semihosting_call.S \ 7271f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_io_storage.c \ 7371f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/${ARCH}/plat_helpers.S \ 7471f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_bl2_setup.c \ 7571f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_bl2_mem_params_desc.c \ 7671f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_image_load.c \ 7771f5359bSMarcin Juszkiewicz common/desc_image_load.c \ 7871f5359bSMarcin Juszkiewicz common/fdt_fixup.c 7918884750SMarcin Juszkiewicz 8018884750SMarcin JuszkiewiczBL31_SOURCES += ${QEMU_CPU_LIBS} \ 8118884750SMarcin Juszkiewicz lib/semihosting/semihosting.c \ 8218884750SMarcin Juszkiewicz lib/semihosting/${ARCH}/semihosting_call.S \ 8318884750SMarcin Juszkiewicz plat/common/plat_psci_common.c \ 8418884750SMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/aarch64/plat_helpers.S \ 8518884750SMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_bl31_setup.c \ 8618884750SMarcin Juszkiewicz common/fdt_fixup.c \ 8718884750SMarcin Juszkiewicz ${QEMU_GIC_SOURCES} 8818884750SMarcin Juszkiewicz 89c1baf178SMarcin Juszkiewicz# CPU flag enablement 90941fc383SMarcin Juszkiewiczifeq (${ARCH},aarch64) 91c1baf178SMarcin Juszkiewicz 92c1baf178SMarcin Juszkiewicz# Later QEMU versions support SME and SVE. 93941fc383SMarcin Juszkiewicz# SPM_MM is not compatible with ENABLE_SVE_FOR_NS (build breaks) 94941fc383SMarcin Juszkiewiczifeq (${SPM_MM},1) 95941fc383SMarcin Juszkiewicz ENABLE_SVE_FOR_NS := 0 96941fc383SMarcin Juszkiewicz ENABLE_SME_FOR_NS := 0 97941fc383SMarcin Juszkiewiczelse 98c1baf178SMarcin Juszkiewicz ENABLE_SVE_FOR_NS := 2 99c1baf178SMarcin Juszkiewicz ENABLE_SME_FOR_NS := 2 100c1baf178SMarcin Juszkiewiczendif 101c1baf178SMarcin Juszkiewicz 102c1baf178SMarcin Juszkiewicz# QEMU will use the RNDR instruction for the stack protector canary. 103c1baf178SMarcin JuszkiewiczENABLE_FEAT_RNG := 2 104c1baf178SMarcin Juszkiewicz 105c1baf178SMarcin Juszkiewicz# QEMU 7.2+ has support for FGT and Linux needs it enabled to boot on max 106c1baf178SMarcin JuszkiewiczENABLE_FEAT_FGT := 2 1073b61457bSMarcin Juszkiewicz 1083b61457bSMarcin Juszkiewicz# Treating this as a memory-constrained port for now 1093b61457bSMarcin JuszkiewiczUSE_COHERENT_MEM := 0 1103b61457bSMarcin Juszkiewicz 1113b61457bSMarcin Juszkiewicz# This can be overridden depending on CPU(s) used in the QEMU image 1123b61457bSMarcin JuszkiewiczHW_ASSISTED_COHERENCY := 1 1133b61457bSMarcin Juszkiewicz 1143b61457bSMarcin JuszkiewiczCTX_INCLUDE_AARCH32_REGS := 0 1153b61457bSMarcin Juszkiewiczifeq (${CTX_INCLUDE_AARCH32_REGS}, 1) 1163b61457bSMarcin Juszkiewicz$(error "This is an AArch64-only port; CTX_INCLUDE_AARCH32_REGS must be disabled") 1173b61457bSMarcin Juszkiewiczendif 11851ce1f34SMarcin Juszkiewicz 11951ce1f34SMarcin Juszkiewicz# Pointer Authentication sources 12051ce1f34SMarcin Juszkiewiczifeq (${ENABLE_PAUTH}, 1) 12151ce1f34SMarcin JuszkiewiczPLAT_BL_COMMON_SOURCES += plat/arm/common/aarch64/arm_pauth.c 12251ce1f34SMarcin JuszkiewiczCTX_INCLUDE_PAUTH_REGS := 1 12351ce1f34SMarcin Juszkiewiczendif 12451ce1f34SMarcin Juszkiewicz 1253b61457bSMarcin Juszkiewiczendif 126