xref: /rk3399_ARM-atf/plat/nxp/soc-lx2160a/lx2160ardb/ddr_init.c (revision 9719e19a977df3e8bf7567b3c0e1d6b2ebc5b46f)
1*eb2b193dSPankaj Gupta /*
2*eb2b193dSPankaj Gupta  * Copyright 2021 NXP
3*eb2b193dSPankaj Gupta  *
4*eb2b193dSPankaj Gupta  * SPDX-License-Identifier: BSD-3-Clause
5*eb2b193dSPankaj Gupta  *
6*eb2b193dSPankaj Gupta  */
7*eb2b193dSPankaj Gupta 
8*eb2b193dSPankaj Gupta #include <assert.h>
9*eb2b193dSPankaj Gupta #include <errno.h>
10*eb2b193dSPankaj Gupta #include <stdbool.h>
11*eb2b193dSPankaj Gupta #include <stdint.h>
12*eb2b193dSPankaj Gupta #include <stdio.h>
13*eb2b193dSPankaj Gupta #include <stdlib.h>
14*eb2b193dSPankaj Gupta #include <string.h>
15*eb2b193dSPankaj Gupta 
16*eb2b193dSPankaj Gupta #include <common/debug.h>
17*eb2b193dSPankaj Gupta #include <ddr.h>
18*eb2b193dSPankaj Gupta #include <lib/utils.h>
19*eb2b193dSPankaj Gupta #include <load_img.h>
20*eb2b193dSPankaj Gupta 
21*eb2b193dSPankaj Gupta #include "plat_common.h"
22*eb2b193dSPankaj Gupta #include <platform_def.h>
23*eb2b193dSPankaj Gupta 
24*eb2b193dSPankaj Gupta #ifdef CONFIG_STATIC_DDR
25*eb2b193dSPankaj Gupta const struct ddr_cfg_regs static_1600 = {
26*eb2b193dSPankaj Gupta 	.cs[0].config = U(0xA8050322),
27*eb2b193dSPankaj Gupta 	.cs[1].config = U(0x80000322),
28*eb2b193dSPankaj Gupta 	.cs[0].bnds = U(0x3FF),
29*eb2b193dSPankaj Gupta 	.cs[1].bnds = U(0x3FF),
30*eb2b193dSPankaj Gupta 	.sdram_cfg[0] = U(0xE5044000),
31*eb2b193dSPankaj Gupta 	.sdram_cfg[1] = U(0x401011),
32*eb2b193dSPankaj Gupta 	.timing_cfg[0] = U(0xFF550018),
33*eb2b193dSPankaj Gupta 	.timing_cfg[1] = U(0xBAB48C42),
34*eb2b193dSPankaj Gupta 	.timing_cfg[2] = U(0x48C111),
35*eb2b193dSPankaj Gupta 	.timing_cfg[3] = U(0x10C1000),
36*eb2b193dSPankaj Gupta 	.timing_cfg[4] = U(0x2),
37*eb2b193dSPankaj Gupta 	.timing_cfg[5] = U(0x3401400),
38*eb2b193dSPankaj Gupta 	.timing_cfg[7] = U(0x13300000),
39*eb2b193dSPankaj Gupta 	.timing_cfg[8] = U(0x2114600),
40*eb2b193dSPankaj Gupta 	.sdram_mode[0] = U(0x6010210),
41*eb2b193dSPankaj Gupta 	.sdram_mode[8] = U(0x500),
42*eb2b193dSPankaj Gupta 	.sdram_mode[9] = U(0x4240000),
43*eb2b193dSPankaj Gupta 	.interval = U(0x18600000),
44*eb2b193dSPankaj Gupta 	.data_init = U(0xDEADBEEF),
45*eb2b193dSPankaj Gupta 	.zq_cntl = U(0x8A090705),
46*eb2b193dSPankaj Gupta };
47*eb2b193dSPankaj Gupta 
48*eb2b193dSPankaj Gupta const struct dimm_params static_dimm = {
49*eb2b193dSPankaj Gupta 	.rdimm = U(0),
50*eb2b193dSPankaj Gupta 	.primary_sdram_width = U(64),
51*eb2b193dSPankaj Gupta 	.ec_sdram_width = U(8),
52*eb2b193dSPankaj Gupta 	.n_ranks = U(2),
53*eb2b193dSPankaj Gupta 	.device_width = U(8),
54*eb2b193dSPankaj Gupta 	.mirrored_dimm = U(1),
55*eb2b193dSPankaj Gupta };
56*eb2b193dSPankaj Gupta 
57*eb2b193dSPankaj Gupta /* Sample code using two UDIMM MT18ASF1G72AZ-2G6B1, on each DDR controller */
board_static_ddr(struct ddr_info * priv)58*eb2b193dSPankaj Gupta unsigned long long board_static_ddr(struct ddr_info *priv)
59*eb2b193dSPankaj Gupta {
60*eb2b193dSPankaj Gupta 	memcpy(&priv->ddr_reg, &static_1600, sizeof(static_1600));
61*eb2b193dSPankaj Gupta 	memcpy(&priv->dimm, &static_dimm, sizeof(static_dimm));
62*eb2b193dSPankaj Gupta 	priv->conf.cs_on_dimm[0] = 0x3;
63*eb2b193dSPankaj Gupta 	ddr_board_options(priv);
64*eb2b193dSPankaj Gupta 	compute_ddr_phy(priv);
65*eb2b193dSPankaj Gupta 
66*eb2b193dSPankaj Gupta 	return ULL(0x400000000);
67*eb2b193dSPankaj Gupta }
68*eb2b193dSPankaj Gupta 
69*eb2b193dSPankaj Gupta #elif defined(CONFIG_DDR_NODIMM)
70*eb2b193dSPankaj Gupta /*
71*eb2b193dSPankaj Gupta  * Sample code to bypass reading SPD. This is a sample, not recommended
72*eb2b193dSPankaj Gupta  * for boards with slots. DDR model number: UDIMM MT18ASF1G72AZ-2G6B1.
73*eb2b193dSPankaj Gupta  */
74*eb2b193dSPankaj Gupta 
75*eb2b193dSPankaj Gupta const struct dimm_params ddr_raw_timing = {
76*eb2b193dSPankaj Gupta 	.n_ranks = U(2),
77*eb2b193dSPankaj Gupta 	.rank_density = U(4294967296u),
78*eb2b193dSPankaj Gupta 	.capacity = U(8589934592u),
79*eb2b193dSPankaj Gupta 	.primary_sdram_width = U(64),
80*eb2b193dSPankaj Gupta 	.ec_sdram_width = U(8),
81*eb2b193dSPankaj Gupta 	.device_width = U(8),
82*eb2b193dSPankaj Gupta 	.die_density = U(0x4),
83*eb2b193dSPankaj Gupta 	.rdimm = U(0),
84*eb2b193dSPankaj Gupta 	.mirrored_dimm = U(1),
85*eb2b193dSPankaj Gupta 	.n_row_addr = U(15),
86*eb2b193dSPankaj Gupta 	.n_col_addr = U(10),
87*eb2b193dSPankaj Gupta 	.bank_addr_bits = U(0),
88*eb2b193dSPankaj Gupta 	.bank_group_bits = U(2),
89*eb2b193dSPankaj Gupta 	.edc_config = U(2),
90*eb2b193dSPankaj Gupta 	.burst_lengths_bitmask = U(0x0c),
91*eb2b193dSPankaj Gupta 	.tckmin_x_ps = 750,
92*eb2b193dSPankaj Gupta 	.tckmax_ps = 1600,
93*eb2b193dSPankaj Gupta 	.caslat_x = U(0x00FFFC00),
94*eb2b193dSPankaj Gupta 	.taa_ps = 13750,
95*eb2b193dSPankaj Gupta 	.trcd_ps = 13750,
96*eb2b193dSPankaj Gupta 	.trp_ps = 13750,
97*eb2b193dSPankaj Gupta 	.tras_ps = 32000,
98*eb2b193dSPankaj Gupta 	.trc_ps = 457500,
99*eb2b193dSPankaj Gupta 	.twr_ps = 15000,
100*eb2b193dSPankaj Gupta 	.trfc1_ps = 260000,
101*eb2b193dSPankaj Gupta 	.trfc2_ps = 160000,
102*eb2b193dSPankaj Gupta 	.trfc4_ps = 110000,
103*eb2b193dSPankaj Gupta 	.tfaw_ps = 21000,
104*eb2b193dSPankaj Gupta 	.trrds_ps = 3000,
105*eb2b193dSPankaj Gupta 	.trrdl_ps = 4900,
106*eb2b193dSPankaj Gupta 	.tccdl_ps = 5000,
107*eb2b193dSPankaj Gupta 	.refresh_rate_ps = U(7800000),
108*eb2b193dSPankaj Gupta };
109*eb2b193dSPankaj Gupta 
ddr_get_ddr_params(struct dimm_params * pdimm,struct ddr_conf * conf)110*eb2b193dSPankaj Gupta int ddr_get_ddr_params(struct dimm_params *pdimm,
111*eb2b193dSPankaj Gupta 			    struct ddr_conf *conf)
112*eb2b193dSPankaj Gupta {
113*eb2b193dSPankaj Gupta 	static const char dimm_model[] = "Fixed DDR on board";
114*eb2b193dSPankaj Gupta 
115*eb2b193dSPankaj Gupta 	conf->dimm_in_use[0] = 1;	/* Modify accordingly */
116*eb2b193dSPankaj Gupta 	memcpy(pdimm, &ddr_raw_timing, sizeof(struct dimm_params));
117*eb2b193dSPankaj Gupta 	memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
118*eb2b193dSPankaj Gupta 
119*eb2b193dSPankaj Gupta 	/* valid DIMM mask, change accordingly, together with dimm_on_ctlr. */
120*eb2b193dSPankaj Gupta 	return 0x5;
121*eb2b193dSPankaj Gupta }
122*eb2b193dSPankaj Gupta #endif	/* CONFIG_DDR_NODIMM */
123*eb2b193dSPankaj Gupta 
ddr_board_options(struct ddr_info * priv)124*eb2b193dSPankaj Gupta int ddr_board_options(struct ddr_info *priv)
125*eb2b193dSPankaj Gupta {
126*eb2b193dSPankaj Gupta 	struct memctl_opt *popts = &priv->opt;
127*eb2b193dSPankaj Gupta 	const struct ddr_conf *conf = &priv->conf;
128*eb2b193dSPankaj Gupta 
129*eb2b193dSPankaj Gupta 	popts->vref_dimm = U(0x24);		/* range 1, 83.4% */
130*eb2b193dSPankaj Gupta 	popts->rtt_override = 0;
131*eb2b193dSPankaj Gupta 	popts->rtt_park = U(240);
132*eb2b193dSPankaj Gupta 	popts->otf_burst_chop_en = 0;
133*eb2b193dSPankaj Gupta 	popts->burst_length = U(DDR_BL8);
134*eb2b193dSPankaj Gupta 	popts->trwt_override = U(1);
135*eb2b193dSPankaj Gupta 	popts->bstopre = U(0);			/* auto precharge */
136*eb2b193dSPankaj Gupta 	popts->addr_hash = 1;
137*eb2b193dSPankaj Gupta 
138*eb2b193dSPankaj Gupta 	/* Set ODT impedance on PHY side */
139*eb2b193dSPankaj Gupta 	switch (conf->cs_on_dimm[1]) {
140*eb2b193dSPankaj Gupta 	case 0xc:	/* Two slots dual rank */
141*eb2b193dSPankaj Gupta 	case 0x4:	/* Two slots single rank, not valid for interleaving */
142*eb2b193dSPankaj Gupta 		popts->trwt = U(0xf);
143*eb2b193dSPankaj Gupta 		popts->twrt = U(0x7);
144*eb2b193dSPankaj Gupta 		popts->trrt = U(0x7);
145*eb2b193dSPankaj Gupta 		popts->twwt = U(0x7);
146*eb2b193dSPankaj Gupta 		popts->vref_phy = U(0x6B);	/* 83.6% */
147*eb2b193dSPankaj Gupta 		popts->odt = U(60);
148*eb2b193dSPankaj Gupta 		popts->phy_tx_impedance = U(28);
149*eb2b193dSPankaj Gupta 		break;
150*eb2b193dSPankaj Gupta 	case 0:		/* One slot used */
151*eb2b193dSPankaj Gupta 	default:
152*eb2b193dSPankaj Gupta 		popts->trwt = U(0x3);
153*eb2b193dSPankaj Gupta 		popts->twrt = U(0x3);
154*eb2b193dSPankaj Gupta 		popts->trrt = U(0x3);
155*eb2b193dSPankaj Gupta 		popts->twwt = U(0x3);
156*eb2b193dSPankaj Gupta 		popts->vref_phy = U(0x60);	/* 75% */
157*eb2b193dSPankaj Gupta 		popts->odt = U(48);
158*eb2b193dSPankaj Gupta 		popts->phy_tx_impedance = U(28);
159*eb2b193dSPankaj Gupta 		break;
160*eb2b193dSPankaj Gupta 	}
161*eb2b193dSPankaj Gupta 
162*eb2b193dSPankaj Gupta 	return 0;
163*eb2b193dSPankaj Gupta }
164*eb2b193dSPankaj Gupta 
init_ddr(void)165*eb2b193dSPankaj Gupta long long init_ddr(void)
166*eb2b193dSPankaj Gupta {
167*eb2b193dSPankaj Gupta 	int spd_addr[] = { 0x51, 0x52, 0x53, 0x54 };
168*eb2b193dSPankaj Gupta 	struct ddr_info info;
169*eb2b193dSPankaj Gupta 	struct sysinfo sys;
170*eb2b193dSPankaj Gupta 	long long dram_size;
171*eb2b193dSPankaj Gupta 
172*eb2b193dSPankaj Gupta 	zeromem(&sys, sizeof(sys));
173*eb2b193dSPankaj Gupta 	if (get_clocks(&sys) != 0) {
174*eb2b193dSPankaj Gupta 		ERROR("System clocks are not set\n");
175*eb2b193dSPankaj Gupta 		panic();
176*eb2b193dSPankaj Gupta 	}
177*eb2b193dSPankaj Gupta 	debug("platform clock %lu\n", sys.freq_platform);
178*eb2b193dSPankaj Gupta 	debug("DDR PLL1 %lu\n", sys.freq_ddr_pll0);
179*eb2b193dSPankaj Gupta 	debug("DDR PLL2 %lu\n", sys.freq_ddr_pll1);
180*eb2b193dSPankaj Gupta 
181*eb2b193dSPankaj Gupta 	zeromem(&info, sizeof(info));
182*eb2b193dSPankaj Gupta 
183*eb2b193dSPankaj Gupta 	/* Set two DDRC. Unused DDRC will be removed automatically. */
184*eb2b193dSPankaj Gupta 	info.num_ctlrs = NUM_OF_DDRC;
185*eb2b193dSPankaj Gupta 	info.spd_addr = spd_addr;
186*eb2b193dSPankaj Gupta 	info.ddr[0] = (void *)NXP_DDR_ADDR;
187*eb2b193dSPankaj Gupta 	info.ddr[1] = (void *)NXP_DDR2_ADDR;
188*eb2b193dSPankaj Gupta 	info.phy[0] = (void *)NXP_DDR_PHY1_ADDR;
189*eb2b193dSPankaj Gupta 	info.phy[1] = (void *)NXP_DDR_PHY2_ADDR;
190*eb2b193dSPankaj Gupta 	info.clk = get_ddr_freq(&sys, 0);
191*eb2b193dSPankaj Gupta 	info.img_loadr = load_img;
192*eb2b193dSPankaj Gupta 	info.phy_gen2_fw_img_buf = PHY_GEN2_FW_IMAGE_BUFFER;
193*eb2b193dSPankaj Gupta 	if (info.clk == 0) {
194*eb2b193dSPankaj Gupta 		info.clk = get_ddr_freq(&sys, 1);
195*eb2b193dSPankaj Gupta 	}
196*eb2b193dSPankaj Gupta 	info.dimm_on_ctlr = DDRC_NUM_DIMM;
197*eb2b193dSPankaj Gupta 
198*eb2b193dSPankaj Gupta 	info.warm_boot_flag = DDR_WRM_BOOT_NT_SUPPORTED;
199*eb2b193dSPankaj Gupta 
200*eb2b193dSPankaj Gupta 	dram_size = dram_init(&info
201*eb2b193dSPankaj Gupta #if defined(NXP_HAS_CCN504) || defined(NXP_HAS_CCN508)
202*eb2b193dSPankaj Gupta 		    , NXP_CCN_HN_F_0_ADDR
203*eb2b193dSPankaj Gupta #endif
204*eb2b193dSPankaj Gupta 		    );
205*eb2b193dSPankaj Gupta 
206*eb2b193dSPankaj Gupta 
207*eb2b193dSPankaj Gupta 	if (dram_size < 0) {
208*eb2b193dSPankaj Gupta 		ERROR("DDR init failed.\n");
209*eb2b193dSPankaj Gupta 	}
210*eb2b193dSPankaj Gupta 
211*eb2b193dSPankaj Gupta 	return dram_size;
212*eb2b193dSPankaj Gupta }
213