xref: /rk3399_ARM-atf/plat/nxp/soc-ls1046a/ls1046ardb/ddr_init.c (revision bb52f7560b62043ed08a753f399dc80e8c1582d3)
1*bb52f756SJiafei Pan /*
2*bb52f756SJiafei Pan  * Copyright 2018-2022 NXP
3*bb52f756SJiafei Pan  *
4*bb52f756SJiafei Pan  * SPDX-License-Identifier: BSD-3-Clause
5*bb52f756SJiafei Pan  */
6*bb52f756SJiafei Pan 
7*bb52f756SJiafei Pan #include <assert.h>
8*bb52f756SJiafei Pan #include <errno.h>
9*bb52f756SJiafei Pan #include <string.h>
10*bb52f756SJiafei Pan 
11*bb52f756SJiafei Pan #include <common/debug.h>
12*bb52f756SJiafei Pan #include <ddr.h>
13*bb52f756SJiafei Pan #include <lib/utils.h>
14*bb52f756SJiafei Pan 
15*bb52f756SJiafei Pan #include <errata.h>
16*bb52f756SJiafei Pan #include <platform_def.h>
17*bb52f756SJiafei Pan 
18*bb52f756SJiafei Pan #ifdef CONFIG_STATIC_DDR
19*bb52f756SJiafei Pan const struct ddr_cfg_regs static_2100 = {
20*bb52f756SJiafei Pan 	.cs[0].config = U(0x80040322),
21*bb52f756SJiafei Pan 	.cs[0].bnds = U(0x1FF),
22*bb52f756SJiafei Pan 	.cs[1].config = U(0x80000322),
23*bb52f756SJiafei Pan 	.cs[1].bnds = U(0x1FF),
24*bb52f756SJiafei Pan 	.sdram_cfg[0] = U(0xE5004000),
25*bb52f756SJiafei Pan 	.sdram_cfg[1] = U(0x401151),
26*bb52f756SJiafei Pan 	.timing_cfg[0] = U(0xD1770018),
27*bb52f756SJiafei Pan 	.timing_cfg[1] = U(0xF2FC9245),
28*bb52f756SJiafei Pan 	.timing_cfg[2] = U(0x594197),
29*bb52f756SJiafei Pan 	.timing_cfg[3] = U(0x2101100),
30*bb52f756SJiafei Pan 	.timing_cfg[4] = U(0x220002),
31*bb52f756SJiafei Pan 	.timing_cfg[5] = U(0x5401400),
32*bb52f756SJiafei Pan 	.timing_cfg[7] = U(0x26600000),
33*bb52f756SJiafei Pan 	.timing_cfg[8] = U(0x5446A00),
34*bb52f756SJiafei Pan 	.dq_map[0] = U(0x32C57554),
35*bb52f756SJiafei Pan 	.dq_map[1] = U(0xD4BB0BD4),
36*bb52f756SJiafei Pan 	.dq_map[2] = U(0x2EC2F554),
37*bb52f756SJiafei Pan 	.dq_map[3] = U(0xD95D4001),
38*bb52f756SJiafei Pan 	.sdram_mode[0] = U(0x3010631),
39*bb52f756SJiafei Pan 	.sdram_mode[1] = U(0x100200),
40*bb52f756SJiafei Pan 	.sdram_mode[9] = U(0x8400000),
41*bb52f756SJiafei Pan 	.sdram_mode[8] = U(0x500),
42*bb52f756SJiafei Pan 	.sdram_mode[2] = U(0x10631),
43*bb52f756SJiafei Pan 	.sdram_mode[3] = U(0x100200),
44*bb52f756SJiafei Pan 	.sdram_mode[10] = U(0x400),
45*bb52f756SJiafei Pan 	.sdram_mode[11] = U(0x8400000),
46*bb52f756SJiafei Pan 	.sdram_mode[4] = U(0x10631),
47*bb52f756SJiafei Pan 	.sdram_mode[5] = U(0x100200),
48*bb52f756SJiafei Pan 	.sdram_mode[12] = U(0x400),
49*bb52f756SJiafei Pan 	.sdram_mode[13] = U(0x8400000),
50*bb52f756SJiafei Pan 	.sdram_mode[6] = U(0x10631),
51*bb52f756SJiafei Pan 	.sdram_mode[7] = U(0x100200),
52*bb52f756SJiafei Pan 	.sdram_mode[14] = U(0x400),
53*bb52f756SJiafei Pan 	.sdram_mode[15] = U(0x8400000),
54*bb52f756SJiafei Pan 	.interval = U(0x1FFE07FF),
55*bb52f756SJiafei Pan 	.zq_cntl = U(0x8A090705),
56*bb52f756SJiafei Pan 	.clk_cntl = U(0x2000000),
57*bb52f756SJiafei Pan 	.cdr[0] = U(0x80040000),
58*bb52f756SJiafei Pan 	.cdr[1] = U(0xC1),
59*bb52f756SJiafei Pan 	.wrlvl_cntl[0] = U(0x86750609),
60*bb52f756SJiafei Pan 	.wrlvl_cntl[1] = U(0xA0B0C0D),
61*bb52f756SJiafei Pan 	.wrlvl_cntl[2] = U(0xF10110E),
62*bb52f756SJiafei Pan };
63*bb52f756SJiafei Pan 
64*bb52f756SJiafei Pan const struct ddr_cfg_regs static_1800 = {
65*bb52f756SJiafei Pan 	.cs[0].config = U(0x80040322),
66*bb52f756SJiafei Pan 	.cs[0].bnds = U(0x1FF),
67*bb52f756SJiafei Pan 	.cs[1].config = U(0x80000322),
68*bb52f756SJiafei Pan 	.cs[1].bnds = U(0x1FF),
69*bb52f756SJiafei Pan 	.sdram_cfg[0] = U(0xE5004000),
70*bb52f756SJiafei Pan 	.sdram_cfg[1] = U(0x401151),
71*bb52f756SJiafei Pan 	.timing_cfg[0] = U(0x91660018),
72*bb52f756SJiafei Pan 	.timing_cfg[1] = U(0xDDD82045),
73*bb52f756SJiafei Pan 	.timing_cfg[2] = U(0x512153),
74*bb52f756SJiafei Pan 	.timing_cfg[3] = U(0x10E1100),
75*bb52f756SJiafei Pan 	.timing_cfg[4] = U(0x220002),
76*bb52f756SJiafei Pan 	.timing_cfg[5] = U(0x4401400),
77*bb52f756SJiafei Pan 	.timing_cfg[7] = U(0x14400000),
78*bb52f756SJiafei Pan 	.timing_cfg[8] = U(0x3335900),
79*bb52f756SJiafei Pan 	.dq_map[0] = U(0x32C57554),
80*bb52f756SJiafei Pan 	.dq_map[1] = U(0xD4BB0BD4),
81*bb52f756SJiafei Pan 	.dq_map[2] = U(0x2EC2F554),
82*bb52f756SJiafei Pan 	.dq_map[3] = U(0xD95D4001),
83*bb52f756SJiafei Pan 	.sdram_mode[0] = U(0x3010421),
84*bb52f756SJiafei Pan 	.sdram_mode[1] = U(0x80200),
85*bb52f756SJiafei Pan 	.sdram_mode[9] = U(0x4400000),
86*bb52f756SJiafei Pan 	.sdram_mode[8] = U(0x500),
87*bb52f756SJiafei Pan 	.sdram_mode[2] = U(0x10421),
88*bb52f756SJiafei Pan 	.sdram_mode[3] = U(0x80200),
89*bb52f756SJiafei Pan 	.sdram_mode[10] = U(0x400),
90*bb52f756SJiafei Pan 	.sdram_mode[11] = U(0x4400000),
91*bb52f756SJiafei Pan 	.sdram_mode[4] = U(0x10421),
92*bb52f756SJiafei Pan 	.sdram_mode[5] = U(0x80200),
93*bb52f756SJiafei Pan 	.sdram_mode[12] = U(0x400),
94*bb52f756SJiafei Pan 	.sdram_mode[13] = U(0x4400000),
95*bb52f756SJiafei Pan 	.sdram_mode[6] = U(0x10421),
96*bb52f756SJiafei Pan 	.sdram_mode[7] = U(0x80200),
97*bb52f756SJiafei Pan 	.sdram_mode[14] = U(0x400),
98*bb52f756SJiafei Pan 	.sdram_mode[15] = U(0x4400000),
99*bb52f756SJiafei Pan 	.interval = U(0x1B6C06DB),
100*bb52f756SJiafei Pan 	.zq_cntl = U(0x8A090705),
101*bb52f756SJiafei Pan 	.clk_cntl = U(0x2000000),
102*bb52f756SJiafei Pan 	.cdr[0] = U(0x80040000),
103*bb52f756SJiafei Pan 	.cdr[1] = U(0xC1),
104*bb52f756SJiafei Pan 	.wrlvl_cntl[0] = U(0x86750607),
105*bb52f756SJiafei Pan 	.wrlvl_cntl[1] = U(0x8090A0B),
106*bb52f756SJiafei Pan 	.wrlvl_cntl[2] = U(0xD0E0F0C),
107*bb52f756SJiafei Pan };
108*bb52f756SJiafei Pan 
109*bb52f756SJiafei Pan const struct ddr_cfg_regs static_1600 = {
110*bb52f756SJiafei Pan 	.cs[0].config = U(0x80040322),
111*bb52f756SJiafei Pan 	.cs[0].bnds = U(0x1FF),
112*bb52f756SJiafei Pan 	.cs[1].config = U(0x80000322),
113*bb52f756SJiafei Pan 	.cs[1].bnds = U(0x1FF),
114*bb52f756SJiafei Pan 	.sdram_cfg[0] = U(0xE5004000),
115*bb52f756SJiafei Pan 	.sdram_cfg[1] = U(0x401151),
116*bb52f756SJiafei Pan 	.sdram_cfg[2] = U(0x0),
117*bb52f756SJiafei Pan 	.timing_cfg[0] = U(0x91550018),
118*bb52f756SJiafei Pan 	.timing_cfg[1] = U(0xBAB48E44),
119*bb52f756SJiafei Pan 	.timing_cfg[2] = U(0x490111),
120*bb52f756SJiafei Pan 	.timing_cfg[3] = U(0x10C1000),
121*bb52f756SJiafei Pan 	.timing_cfg[4] = U(0x220002),
122*bb52f756SJiafei Pan 	.timing_cfg[5] = U(0x3401400),
123*bb52f756SJiafei Pan 	.timing_cfg[6] = U(0x0),
124*bb52f756SJiafei Pan 	.timing_cfg[7] = U(0x13300000),
125*bb52f756SJiafei Pan 	.timing_cfg[8] = U(0x1224800),
126*bb52f756SJiafei Pan 	.timing_cfg[9] = U(0x0),
127*bb52f756SJiafei Pan 	.dq_map[0] = U(0x32C57554),
128*bb52f756SJiafei Pan 	.dq_map[1] = U(0xD4BB0BD4),
129*bb52f756SJiafei Pan 	.dq_map[2] = U(0x2EC2F554),
130*bb52f756SJiafei Pan 	.dq_map[3] = U(0xD95D4001),
131*bb52f756SJiafei Pan 	.sdram_mode[0] = U(0x3010211),
132*bb52f756SJiafei Pan 	.sdram_mode[1] = U(0x0),
133*bb52f756SJiafei Pan 	.sdram_mode[9] = U(0x400000),
134*bb52f756SJiafei Pan 	.sdram_mode[8] = U(0x500),
135*bb52f756SJiafei Pan 	.sdram_mode[2] = U(0x10211),
136*bb52f756SJiafei Pan 	.sdram_mode[3] = U(0x0),
137*bb52f756SJiafei Pan 	.sdram_mode[10] = U(0x400),
138*bb52f756SJiafei Pan 	.sdram_mode[11] = U(0x400000),
139*bb52f756SJiafei Pan 	.sdram_mode[4] = U(0x10211),
140*bb52f756SJiafei Pan 	.sdram_mode[5] = U(0x0),
141*bb52f756SJiafei Pan 	.sdram_mode[12] = U(0x400),
142*bb52f756SJiafei Pan 	.sdram_mode[13] = U(0x400000),
143*bb52f756SJiafei Pan 	.sdram_mode[6] = U(0x10211),
144*bb52f756SJiafei Pan 	.sdram_mode[7] = U(0x0),
145*bb52f756SJiafei Pan 	.sdram_mode[14] = U(0x400),
146*bb52f756SJiafei Pan 	.sdram_mode[15] = U(0x400000),
147*bb52f756SJiafei Pan 	.interval = U(0x18600618),
148*bb52f756SJiafei Pan 	.zq_cntl = U(0x8A090705),
149*bb52f756SJiafei Pan 	.ddr_sr_cntr = U(0x0),
150*bb52f756SJiafei Pan 	.clk_cntl = U(0x2000000),
151*bb52f756SJiafei Pan 	.cdr[0] = U(0x80040000),
152*bb52f756SJiafei Pan 	.cdr[1] = U(0xC1),
153*bb52f756SJiafei Pan 	.wrlvl_cntl[0] = U(0x86750607),
154*bb52f756SJiafei Pan 	.wrlvl_cntl[1] = U(0x8090A0B),
155*bb52f756SJiafei Pan 	.wrlvl_cntl[2] = U(0xD0E0F0C),
156*bb52f756SJiafei Pan };
157*bb52f756SJiafei Pan 
158*bb52f756SJiafei Pan struct static_table {
159*bb52f756SJiafei Pan 	unsigned long rate;
160*bb52f756SJiafei Pan 	const struct ddr_cfg_regs *regs;
161*bb52f756SJiafei Pan };
162*bb52f756SJiafei Pan 
163*bb52f756SJiafei Pan const struct static_table table[] = {
164*bb52f756SJiafei Pan 	{1600, &static_1600},
165*bb52f756SJiafei Pan 	{1800, &static_1800},
166*bb52f756SJiafei Pan 	{2100, &static_2100},
167*bb52f756SJiafei Pan };
168*bb52f756SJiafei Pan 
169*bb52f756SJiafei Pan long long board_static_ddr(struct ddr_info *priv)
170*bb52f756SJiafei Pan {
171*bb52f756SJiafei Pan 	const unsigned long clk = priv->clk / 1000000;
172*bb52f756SJiafei Pan 	long long size = 0;
173*bb52f756SJiafei Pan 	int i;
174*bb52f756SJiafei Pan 
175*bb52f756SJiafei Pan 	for (i = 0; i < ARRAY_SIZE(table); i++) {
176*bb52f756SJiafei Pan 		if (table[i].rate >= clk) {
177*bb52f756SJiafei Pan 			break;
178*bb52f756SJiafei Pan 		}
179*bb52f756SJiafei Pan 	}
180*bb52f756SJiafei Pan 	if (i < ARRAY_SIZE(table)) {
181*bb52f756SJiafei Pan 		VERBOSE("Found static setting for rate %ld\n", table[i].rate);
182*bb52f756SJiafei Pan 		memcpy(&priv->ddr_reg, table[i].regs,
183*bb52f756SJiafei Pan 		       sizeof(struct ddr_cfg_regs));
184*bb52f756SJiafei Pan 		size = 0x200000000UL;
185*bb52f756SJiafei Pan 	} else {
186*bb52f756SJiafei Pan 		ERROR("Not static settings for rate %ld\n", clk);
187*bb52f756SJiafei Pan 	}
188*bb52f756SJiafei Pan 
189*bb52f756SJiafei Pan 	return size;
190*bb52f756SJiafei Pan }
191*bb52f756SJiafei Pan #else /* ifndef CONFIG_STATIC_DDR */
192*bb52f756SJiafei Pan static const struct rc_timing rce[] = {
193*bb52f756SJiafei Pan 	{U(1600), U(8), U(7)},
194*bb52f756SJiafei Pan 	{U(1867), U(8), U(7)},
195*bb52f756SJiafei Pan 	{U(2134), U(8), U(9)},
196*bb52f756SJiafei Pan 	{}
197*bb52f756SJiafei Pan };
198*bb52f756SJiafei Pan 
199*bb52f756SJiafei Pan static const struct board_timing udimm[] = {
200*bb52f756SJiafei Pan 	{U(0x04), rce, U(0x01020304), U(0x06070805)},
201*bb52f756SJiafei Pan 	{U(0x1f), rce, U(0x01020304), U(0x06070805)},
202*bb52f756SJiafei Pan };
203*bb52f756SJiafei Pan 
204*bb52f756SJiafei Pan int ddr_board_options(struct ddr_info *priv)
205*bb52f756SJiafei Pan {
206*bb52f756SJiafei Pan 	int ret;
207*bb52f756SJiafei Pan 	struct memctl_opt *popts = &priv->opt;
208*bb52f756SJiafei Pan 
209*bb52f756SJiafei Pan 	if (popts->rdimm) {
210*bb52f756SJiafei Pan 		debug("RDIMM parameters not set.\n");
211*bb52f756SJiafei Pan 		return -EINVAL;
212*bb52f756SJiafei Pan 	}
213*bb52f756SJiafei Pan 
214*bb52f756SJiafei Pan 	ret = cal_board_params(priv, udimm, ARRAY_SIZE(udimm));
215*bb52f756SJiafei Pan 	if (ret != 0) {
216*bb52f756SJiafei Pan 		return ret;
217*bb52f756SJiafei Pan 	}
218*bb52f756SJiafei Pan 
219*bb52f756SJiafei Pan 	popts->wrlvl_override = U(1);
220*bb52f756SJiafei Pan 	popts->wrlvl_sample = U(0x0);	/* 32 clocks */
221*bb52f756SJiafei Pan 	popts->cpo_sample = U(0x61);
222*bb52f756SJiafei Pan 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN	|
223*bb52f756SJiafei Pan 			  DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
224*bb52f756SJiafei Pan 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm)	|
225*bb52f756SJiafei Pan 			  DDR_CDR2_VREF_TRAIN_EN		|
226*bb52f756SJiafei Pan 			  DDR_CDR2_VREF_RANGE_2;
227*bb52f756SJiafei Pan 	popts->bstopre = U(0);
228*bb52f756SJiafei Pan 
229*bb52f756SJiafei Pan 	return 0;
230*bb52f756SJiafei Pan }
231*bb52f756SJiafei Pan #endif /* ifdef CONFIG_STATIC_DDR */
232*bb52f756SJiafei Pan 
233*bb52f756SJiafei Pan long long init_ddr(void)
234*bb52f756SJiafei Pan {
235*bb52f756SJiafei Pan 	int spd_addr[] = {NXP_SPD_EEPROM0};
236*bb52f756SJiafei Pan 	struct ddr_info info;
237*bb52f756SJiafei Pan 	struct sysinfo sys;
238*bb52f756SJiafei Pan 	long long dram_size;
239*bb52f756SJiafei Pan 
240*bb52f756SJiafei Pan 	zeromem(&sys, sizeof(sys));
241*bb52f756SJiafei Pan 	if (get_clocks(&sys)) {
242*bb52f756SJiafei Pan 		ERROR("System clocks are not set\n");
243*bb52f756SJiafei Pan 		assert(0);
244*bb52f756SJiafei Pan 	}
245*bb52f756SJiafei Pan 	debug("platform clock %lu\n", sys.freq_platform);
246*bb52f756SJiafei Pan 	debug("DDR PLL1 %lu\n", sys.freq_ddr_pll0);
247*bb52f756SJiafei Pan 	debug("DDR PLL2 %lu\n", sys.freq_ddr_pll1);
248*bb52f756SJiafei Pan 
249*bb52f756SJiafei Pan 	zeromem(&info, sizeof(struct ddr_info));
250*bb52f756SJiafei Pan 	info.num_ctlrs = U(1);
251*bb52f756SJiafei Pan 	info.dimm_on_ctlr = U(1);
252*bb52f756SJiafei Pan 	info.clk = get_ddr_freq(&sys, 0);
253*bb52f756SJiafei Pan 	info.spd_addr = spd_addr;
254*bb52f756SJiafei Pan 	info.ddr[0] = (void *)NXP_DDR_ADDR;
255*bb52f756SJiafei Pan 
256*bb52f756SJiafei Pan 	dram_size = dram_init(&info);
257*bb52f756SJiafei Pan 
258*bb52f756SJiafei Pan 	if (dram_size < 0) {
259*bb52f756SJiafei Pan 		ERROR("DDR init failed.\n");
260*bb52f756SJiafei Pan 	}
261*bb52f756SJiafei Pan 
262*bb52f756SJiafei Pan #ifdef ERRATA_SOC_A008850
263*bb52f756SJiafei Pan 	erratum_a008850_post();
264*bb52f756SJiafei Pan #endif
265*bb52f756SJiafei Pan 
266*bb52f756SJiafei Pan 	return dram_size;
267*bb52f756SJiafei Pan }
268