1*b51dc56aSJiafei Pan /* 2*b51dc56aSJiafei Pan * Copyright 2018-2022 NXP 3*b51dc56aSJiafei Pan * 4*b51dc56aSJiafei Pan * SPDX-License-Identifier: BSD-3-Clause 5*b51dc56aSJiafei Pan */ 6*b51dc56aSJiafei Pan 7*b51dc56aSJiafei Pan #include <assert.h> 8*b51dc56aSJiafei Pan #include <errno.h> 9*b51dc56aSJiafei Pan #include <string.h> 10*b51dc56aSJiafei Pan 11*b51dc56aSJiafei Pan #include <common/debug.h> 12*b51dc56aSJiafei Pan #include <ddr.h> 13*b51dc56aSJiafei Pan #include <lib/utils.h> 14*b51dc56aSJiafei Pan 15*b51dc56aSJiafei Pan #include <errata.h> 16*b51dc56aSJiafei Pan #include <platform_def.h> 17*b51dc56aSJiafei Pan 18*b51dc56aSJiafei Pan #ifdef CONFIG_STATIC_DDR 19*b51dc56aSJiafei Pan const struct ddr_cfg_regs static_1600 = { 20*b51dc56aSJiafei Pan .cs[0].config = U(0x80010412), 21*b51dc56aSJiafei Pan .cs[0].bnds = U(0x7F), 22*b51dc56aSJiafei Pan .sdram_cfg[0] = U(0xE50C0008), 23*b51dc56aSJiafei Pan .sdram_cfg[1] = U(0x00401010), 24*b51dc56aSJiafei Pan .sdram_cfg[2] = U(0x1), 25*b51dc56aSJiafei Pan .timing_cfg[0] = U(0xFA550018), 26*b51dc56aSJiafei Pan .timing_cfg[1] = U(0xBAB40C52), 27*b51dc56aSJiafei Pan .timing_cfg[2] = U(0x0048C11C), 28*b51dc56aSJiafei Pan .timing_cfg[3] = U(0x01111000), 29*b51dc56aSJiafei Pan .timing_cfg[4] = U(0x00000002), 30*b51dc56aSJiafei Pan .timing_cfg[5] = U(0x03401400), 31*b51dc56aSJiafei Pan .timing_cfg[6] = U(0x0), 32*b51dc56aSJiafei Pan .timing_cfg[7] = U(0x23300000), 33*b51dc56aSJiafei Pan .timing_cfg[8] = U(0x02116600), 34*b51dc56aSJiafei Pan .timing_cfg[9] = U(0x0), 35*b51dc56aSJiafei Pan .dq_map[0] = U(0x0), 36*b51dc56aSJiafei Pan .dq_map[1] = U(0x0), 37*b51dc56aSJiafei Pan .dq_map[2] = U(0x0), 38*b51dc56aSJiafei Pan .dq_map[3] = U(0x0), 39*b51dc56aSJiafei Pan .sdram_mode[0] = U(0x01010210), 40*b51dc56aSJiafei Pan .sdram_mode[1] = U(0x0), 41*b51dc56aSJiafei Pan .sdram_mode[8] = U(0x00000500), 42*b51dc56aSJiafei Pan .sdram_mode[9] = U(0x04000000), 43*b51dc56aSJiafei Pan .interval = U(0x18600618), 44*b51dc56aSJiafei Pan .zq_cntl = U(0x8A090705), 45*b51dc56aSJiafei Pan .ddr_sr_cntr = U(0x0), 46*b51dc56aSJiafei Pan .clk_cntl = U(0x2000000), 47*b51dc56aSJiafei Pan .cdr[0] = U(0x80040000), 48*b51dc56aSJiafei Pan .cdr[1] = U(0xC1), 49*b51dc56aSJiafei Pan .wrlvl_cntl[0] = U(0x86550607), 50*b51dc56aSJiafei Pan .wrlvl_cntl[1] = U(0x07070708), 51*b51dc56aSJiafei Pan .wrlvl_cntl[2] = U(0x0808088), 52*b51dc56aSJiafei Pan }; 53*b51dc56aSJiafei Pan 54*b51dc56aSJiafei Pan long long board_static_ddr(struct ddr_info *priv) 55*b51dc56aSJiafei Pan { 56*b51dc56aSJiafei Pan memcpy(&priv->ddr_reg, &static_1600, sizeof(static_1600)); 57*b51dc56aSJiafei Pan 58*b51dc56aSJiafei Pan return 0x80000000ULL; 59*b51dc56aSJiafei Pan } 60*b51dc56aSJiafei Pan #else /* ifndef CONFIG_STATIC_DDR */ 61*b51dc56aSJiafei Pan static const struct rc_timing rcz[] = { 62*b51dc56aSJiafei Pan {U(1600), U(8), U(7)}, 63*b51dc56aSJiafei Pan {U(2100), U(8), U(7)}, 64*b51dc56aSJiafei Pan {} 65*b51dc56aSJiafei Pan }; 66*b51dc56aSJiafei Pan 67*b51dc56aSJiafei Pan static const struct board_timing ram[] = { 68*b51dc56aSJiafei Pan {U(0x1f), rcz, U(0x01010101), U(0x01010101)}, 69*b51dc56aSJiafei Pan }; 70*b51dc56aSJiafei Pan 71*b51dc56aSJiafei Pan int ddr_board_options(struct ddr_info *priv) 72*b51dc56aSJiafei Pan { 73*b51dc56aSJiafei Pan int ret; 74*b51dc56aSJiafei Pan struct memctl_opt *popts = &priv->opt; 75*b51dc56aSJiafei Pan 76*b51dc56aSJiafei Pan ret = cal_board_params(priv, ram, ARRAY_SIZE(ram)); 77*b51dc56aSJiafei Pan if (ret != 0) { 78*b51dc56aSJiafei Pan return ret; 79*b51dc56aSJiafei Pan } 80*b51dc56aSJiafei Pan 81*b51dc56aSJiafei Pan popts->bstopre = 0; 82*b51dc56aSJiafei Pan popts->half_strength_drive_en = 1; 83*b51dc56aSJiafei Pan popts->cpo_sample = U(0x46); 84*b51dc56aSJiafei Pan popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_50ohm); 85*b51dc56aSJiafei Pan popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_50ohm) | 86*b51dc56aSJiafei Pan DDR_CDR2_VREF_TRAIN_EN; 87*b51dc56aSJiafei Pan popts->output_driver_impedance = 1; 88*b51dc56aSJiafei Pan 89*b51dc56aSJiafei Pan return 0; 90*b51dc56aSJiafei Pan } 91*b51dc56aSJiafei Pan 92*b51dc56aSJiafei Pan /* DDR model number: MT40A512M16JY-083E:B */ 93*b51dc56aSJiafei Pan struct dimm_params ddr_raw_timing = { 94*b51dc56aSJiafei Pan .n_ranks = U(1), 95*b51dc56aSJiafei Pan .rank_density = ULL(4294967296), 96*b51dc56aSJiafei Pan .capacity = ULL(4294967296), 97*b51dc56aSJiafei Pan .primary_sdram_width = U(64), 98*b51dc56aSJiafei Pan .ec_sdram_width = U(8), 99*b51dc56aSJiafei Pan .rdimm = U(0), 100*b51dc56aSJiafei Pan .mirrored_dimm = U(0), 101*b51dc56aSJiafei Pan .n_row_addr = U(16), 102*b51dc56aSJiafei Pan .n_col_addr = U(10), 103*b51dc56aSJiafei Pan .bank_group_bits = U(1), 104*b51dc56aSJiafei Pan .edc_config = U(2), 105*b51dc56aSJiafei Pan .burst_lengths_bitmask = U(0x0c), 106*b51dc56aSJiafei Pan .tckmin_x_ps = 750, 107*b51dc56aSJiafei Pan .tckmax_ps = 1900, 108*b51dc56aSJiafei Pan .caslat_x = U(0x0001FFE00), 109*b51dc56aSJiafei Pan .taa_ps = 13500, 110*b51dc56aSJiafei Pan .trcd_ps = 13500, 111*b51dc56aSJiafei Pan .trp_ps = 13500, 112*b51dc56aSJiafei Pan .tras_ps = 33000, 113*b51dc56aSJiafei Pan .trc_ps = 46500, 114*b51dc56aSJiafei Pan .twr_ps = 15000, 115*b51dc56aSJiafei Pan .trfc1_ps = 350000, 116*b51dc56aSJiafei Pan .trfc2_ps = 260000, 117*b51dc56aSJiafei Pan .trfc4_ps = 160000, 118*b51dc56aSJiafei Pan .tfaw_ps = 30000, 119*b51dc56aSJiafei Pan .trrds_ps = 5300, 120*b51dc56aSJiafei Pan .trrdl_ps = 6400, 121*b51dc56aSJiafei Pan .tccdl_ps = 5355, 122*b51dc56aSJiafei Pan .refresh_rate_ps = U(7800000), 123*b51dc56aSJiafei Pan .dq_mapping[0] = U(0x0), 124*b51dc56aSJiafei Pan .dq_mapping[1] = U(0x0), 125*b51dc56aSJiafei Pan .dq_mapping[2] = U(0x0), 126*b51dc56aSJiafei Pan .dq_mapping[3] = U(0x0), 127*b51dc56aSJiafei Pan .dq_mapping[4] = U(0x0), 128*b51dc56aSJiafei Pan .dq_mapping_ors = U(0), 129*b51dc56aSJiafei Pan .rc = U(0x1f), 130*b51dc56aSJiafei Pan }; 131*b51dc56aSJiafei Pan 132*b51dc56aSJiafei Pan int ddr_get_ddr_params(struct dimm_params *pdimm, struct ddr_conf *conf) 133*b51dc56aSJiafei Pan { 134*b51dc56aSJiafei Pan static const char dimm_model[] = "Fixed DDR on board"; 135*b51dc56aSJiafei Pan 136*b51dc56aSJiafei Pan conf->dimm_in_use[0] = 1; 137*b51dc56aSJiafei Pan memcpy(pdimm, &ddr_raw_timing, sizeof(struct dimm_params)); 138*b51dc56aSJiafei Pan memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1); 139*b51dc56aSJiafei Pan 140*b51dc56aSJiafei Pan return 1; 141*b51dc56aSJiafei Pan } 142*b51dc56aSJiafei Pan #endif /* ifdef CONFIG_STATIC_DDR */ 143*b51dc56aSJiafei Pan 144*b51dc56aSJiafei Pan long long init_ddr(void) 145*b51dc56aSJiafei Pan { 146*b51dc56aSJiafei Pan int spd_addr[] = {NXP_SPD_EEPROM0}; 147*b51dc56aSJiafei Pan struct ddr_info info; 148*b51dc56aSJiafei Pan struct sysinfo sys; 149*b51dc56aSJiafei Pan long long dram_size; 150*b51dc56aSJiafei Pan 151*b51dc56aSJiafei Pan zeromem(&sys, sizeof(sys)); 152*b51dc56aSJiafei Pan if (get_clocks(&sys)) { 153*b51dc56aSJiafei Pan ERROR("System clocks are not set\n"); 154*b51dc56aSJiafei Pan assert(0); 155*b51dc56aSJiafei Pan } 156*b51dc56aSJiafei Pan debug("platform clock %lu\n", sys.freq_platform); 157*b51dc56aSJiafei Pan debug("DDR PLL1 %lu\n", sys.freq_ddr_pll0); 158*b51dc56aSJiafei Pan debug("DDR PLL2 %lu\n", sys.freq_ddr_pll1); 159*b51dc56aSJiafei Pan 160*b51dc56aSJiafei Pan zeromem(&info, sizeof(struct ddr_info)); 161*b51dc56aSJiafei Pan info.num_ctlrs = 1; 162*b51dc56aSJiafei Pan info.dimm_on_ctlr = 1; 163*b51dc56aSJiafei Pan info.clk = get_ddr_freq(&sys, 0); 164*b51dc56aSJiafei Pan info.spd_addr = spd_addr; 165*b51dc56aSJiafei Pan info.ddr[0] = (void *)NXP_DDR_ADDR; 166*b51dc56aSJiafei Pan 167*b51dc56aSJiafei Pan dram_size = dram_init(&info); 168*b51dc56aSJiafei Pan if (dram_size < 0) { 169*b51dc56aSJiafei Pan ERROR("DDR init failed.\n"); 170*b51dc56aSJiafei Pan } 171*b51dc56aSJiafei Pan 172*b51dc56aSJiafei Pan #ifdef ERRATA_SOC_A008850 173*b51dc56aSJiafei Pan erratum_a008850_post(); 174*b51dc56aSJiafei Pan #endif 175*b51dc56aSJiafei Pan 176*b51dc56aSJiafei Pan return dram_size; 177*b51dc56aSJiafei Pan } 178