xref: /rk3399_ARM-atf/plat/nxp/soc-ls1043a/soc.c (revision 0ca1d8fba3bee32242b123ae28ad5c83a657aa0d)
13b0de918SJiafei Pan /*
23b0de918SJiafei Pan  * Copyright 2018-2021 NXP
33b0de918SJiafei Pan  *
43b0de918SJiafei Pan  * SPDX-License-Identifier: BSD-3-Clause
53b0de918SJiafei Pan  */
63b0de918SJiafei Pan 
73b0de918SJiafei Pan #include <assert.h>
83b0de918SJiafei Pan 
93b0de918SJiafei Pan #include <arch.h>
103b0de918SJiafei Pan #include <caam.h>
113b0de918SJiafei Pan #include <cassert.h>
123b0de918SJiafei Pan #include <cci.h>
133b0de918SJiafei Pan #include <common/debug.h>
143b0de918SJiafei Pan #include <dcfg.h>
153b0de918SJiafei Pan #ifdef I2C_INIT
163b0de918SJiafei Pan #include <i2c.h>
173b0de918SJiafei Pan #endif
183b0de918SJiafei Pan #include <lib/mmio.h>
193b0de918SJiafei Pan #include <lib/xlat_tables/xlat_tables_v2.h>
203b0de918SJiafei Pan #include <ls_interconnect.h>
213b0de918SJiafei Pan #ifdef POLICY_FUSE_PROVISION
223b0de918SJiafei Pan #include <nxp_gpio.h>
233b0de918SJiafei Pan #endif
243b0de918SJiafei Pan #include <nxp_smmu.h>
253b0de918SJiafei Pan #include <nxp_timer.h>
263b0de918SJiafei Pan #include <plat_console.h>
273b0de918SJiafei Pan #include <plat_gic.h>
283b0de918SJiafei Pan #include <plat_tzc380.h>
293b0de918SJiafei Pan #include <scfg.h>
303b0de918SJiafei Pan #if defined(NXP_SFP_ENABLED)
313b0de918SJiafei Pan #include <sfp.h>
323b0de918SJiafei Pan #endif
333b0de918SJiafei Pan 
343b0de918SJiafei Pan #include <errata.h>
353b0de918SJiafei Pan #include <ns_access.h>
363b0de918SJiafei Pan #ifdef CONFIG_OCRAM_ECC_EN
373b0de918SJiafei Pan #include <ocram.h>
383b0de918SJiafei Pan #endif
393b0de918SJiafei Pan #include <plat_common.h>
403b0de918SJiafei Pan #include <platform_def.h>
413b0de918SJiafei Pan #include <soc.h>
423b0de918SJiafei Pan 
433b0de918SJiafei Pan static dcfg_init_info_t dcfg_init_data = {
443b0de918SJiafei Pan 			.g_nxp_dcfg_addr = NXP_DCFG_ADDR,
453b0de918SJiafei Pan 			.nxp_sysclk_freq = NXP_SYSCLK_FREQ,
463b0de918SJiafei Pan 			.nxp_ddrclk_freq = NXP_DDRCLK_FREQ,
473b0de918SJiafei Pan 			.nxp_plat_clk_divider = NXP_PLATFORM_CLK_DIVIDER,
483b0de918SJiafei Pan 		};
493b0de918SJiafei Pan 
503b0de918SJiafei Pan 
513b0de918SJiafei Pan /* Function to return the SoC SYS CLK */
523b0de918SJiafei Pan unsigned int get_sys_clk(void)
533b0de918SJiafei Pan {
543b0de918SJiafei Pan 	return NXP_SYSCLK_FREQ;
553b0de918SJiafei Pan }
563b0de918SJiafei Pan 
573b0de918SJiafei Pan /*
583b0de918SJiafei Pan  * Function returns the base counter frequency
593b0de918SJiafei Pan  * after reading the first entry at CNTFID0 (0x20 offset).
603b0de918SJiafei Pan  *
613b0de918SJiafei Pan  * Function is used by:
623b0de918SJiafei Pan  *   1. ARM common code for PSCI management.
633b0de918SJiafei Pan  *   2. ARM Generic Timer init.
643b0de918SJiafei Pan  *
653b0de918SJiafei Pan  */
663b0de918SJiafei Pan unsigned int plat_get_syscnt_freq2(void)
673b0de918SJiafei Pan {
683b0de918SJiafei Pan 	unsigned int counter_base_frequency;
693b0de918SJiafei Pan 
703b0de918SJiafei Pan 	counter_base_frequency = get_sys_clk()/4;
713b0de918SJiafei Pan 
723b0de918SJiafei Pan 	return counter_base_frequency;
733b0de918SJiafei Pan }
743b0de918SJiafei Pan 
753b0de918SJiafei Pan #ifdef IMAGE_BL2
763b0de918SJiafei Pan 
773b0de918SJiafei Pan static struct soc_type soc_list[] =  {
783b0de918SJiafei Pan 	SOC_ENTRY(LS1023A, LS1023A, 1, 2),
793b0de918SJiafei Pan 	SOC_ENTRY(LS1023AE, LS1023AE, 1, 2),
803b0de918SJiafei Pan 	SOC_ENTRY(LS1023A_P23, LS1023A_P23, 1, 2),
813b0de918SJiafei Pan 	SOC_ENTRY(LS1023AE_P23, LS1023AE_P23, 1, 2),
823b0de918SJiafei Pan 	SOC_ENTRY(LS1043A, LS1043A, 1, 4),
833b0de918SJiafei Pan 	SOC_ENTRY(LS1043AE, LS1043AE, 1, 4),
843b0de918SJiafei Pan 	SOC_ENTRY(LS1043A_P23, LS1043A_P23, 1, 4),
853b0de918SJiafei Pan 	SOC_ENTRY(LS1043AE_P23, LS1043AE_P23, 1, 4),
863b0de918SJiafei Pan };
873b0de918SJiafei Pan 
883b0de918SJiafei Pan #ifdef POLICY_FUSE_PROVISION
893b0de918SJiafei Pan static gpio_init_info_t gpio_init_data = {
903b0de918SJiafei Pan 	.gpio1_base_addr = NXP_GPIO1_ADDR,
913b0de918SJiafei Pan 	.gpio2_base_addr = NXP_GPIO2_ADDR,
923b0de918SJiafei Pan 	.gpio3_base_addr = NXP_GPIO3_ADDR,
933b0de918SJiafei Pan 	.gpio4_base_addr = NXP_GPIO4_ADDR,
943b0de918SJiafei Pan };
953b0de918SJiafei Pan #endif
963b0de918SJiafei Pan 
973b0de918SJiafei Pan /*
983b0de918SJiafei Pan  * Function to set the base counter frequency at
993b0de918SJiafei Pan  * the first entry of the Frequency Mode Table,
1003b0de918SJiafei Pan  * at CNTFID0 (0x20 offset).
1013b0de918SJiafei Pan  *
1023b0de918SJiafei Pan  * Set the value of the pirmary core register cntfrq_el0.
1033b0de918SJiafei Pan  */
1043b0de918SJiafei Pan static void set_base_freq_CNTFID0(void)
1053b0de918SJiafei Pan {
1063b0de918SJiafei Pan 	/*
1073b0de918SJiafei Pan 	 * Below register specifies the base frequency of the system counter.
1083b0de918SJiafei Pan 	 * As per NXP Board Manuals:
1093b0de918SJiafei Pan 	 * The system counter always works with SYS_REF_CLK/4 frequency clock.
1103b0de918SJiafei Pan 	 *
1113b0de918SJiafei Pan 	 */
1123b0de918SJiafei Pan 	unsigned int counter_base_frequency = get_sys_clk()/4;
1133b0de918SJiafei Pan 
1143b0de918SJiafei Pan 	/*
1153b0de918SJiafei Pan 	 * Setting the frequency in the Frequency modes table.
1163b0de918SJiafei Pan 	 *
1173b0de918SJiafei Pan 	 * Note: The value for ls1046ardb board at this offset
1183b0de918SJiafei Pan 	 *       is not RW as stated. This offset have the
1193b0de918SJiafei Pan 	 *       fixed value of 100000400 Hz.
1203b0de918SJiafei Pan 	 *
1213b0de918SJiafei Pan 	 * The below code line has no effect.
1223b0de918SJiafei Pan 	 * Keeping it for other platforms where it has effect.
1233b0de918SJiafei Pan 	 */
1243b0de918SJiafei Pan 	mmio_write_32(NXP_TIMER_ADDR + CNTFID_OFF, counter_base_frequency);
1253b0de918SJiafei Pan 
1263b0de918SJiafei Pan 	write_cntfrq_el0(counter_base_frequency);
1273b0de918SJiafei Pan }
1283b0de918SJiafei Pan 
1293b0de918SJiafei Pan void soc_preload_setup(void)
1303b0de918SJiafei Pan {
1313b0de918SJiafei Pan 
1323b0de918SJiafei Pan }
1333b0de918SJiafei Pan 
1343b0de918SJiafei Pan /*******************************************************************************
1353b0de918SJiafei Pan  * This function implements soc specific erratas
1363b0de918SJiafei Pan  * This is called before DDR is initialized or MMU is enabled
1373b0de918SJiafei Pan  ******************************************************************************/
1383b0de918SJiafei Pan void soc_early_init(void)
1393b0de918SJiafei Pan {
1403b0de918SJiafei Pan 	uint8_t num_clusters, cores_per_cluster;
1413b0de918SJiafei Pan 	dram_regions_info_t *dram_regions_info = get_dram_regions_info();
1423b0de918SJiafei Pan 
1433b0de918SJiafei Pan #ifdef CONFIG_OCRAM_ECC_EN
1443b0de918SJiafei Pan 	ocram_init(NXP_OCRAM_ADDR, NXP_OCRAM_SIZE);
1453b0de918SJiafei Pan #endif
1463b0de918SJiafei Pan 	dcfg_init(&dcfg_init_data);
1473b0de918SJiafei Pan #ifdef POLICY_FUSE_PROVISION
1483b0de918SJiafei Pan 	gpio_init(&gpio_init_data);
1493b0de918SJiafei Pan 	sec_init(NXP_CAAM_ADDR);
1503b0de918SJiafei Pan #endif
1513b0de918SJiafei Pan #if LOG_LEVEL > 0
1523b0de918SJiafei Pan 	/* Initialize the console to provide early debug support */
1533b0de918SJiafei Pan 
1543b0de918SJiafei Pan 	plat_console_init(NXP_CONSOLE_ADDR,
1553b0de918SJiafei Pan 				NXP_UART_CLK_DIVIDER, NXP_CONSOLE_BAUDRATE);
1563b0de918SJiafei Pan #endif
1573b0de918SJiafei Pan 	set_base_freq_CNTFID0();
1583b0de918SJiafei Pan 
1593b0de918SJiafei Pan 	/* Enable snooping on SEC read and write transactions */
1603b0de918SJiafei Pan 	scfg_setbits32((void *)(NXP_SCFG_ADDR + SCFG_SNPCNFGCR_OFFSET),
1613b0de918SJiafei Pan 			SCFG_SNPCNFGCR_SECRDSNP | SCFG_SNPCNFGCR_SECWRSNP);
1623b0de918SJiafei Pan 
1633b0de918SJiafei Pan 	/*
1643b0de918SJiafei Pan 	 * Initialize Interconnect for this cluster during cold boot.
1653b0de918SJiafei Pan 	 * No need for locks as no other CPU is active.
1663b0de918SJiafei Pan 	 */
1673b0de918SJiafei Pan 	cci_init(NXP_CCI_ADDR, cci_map, ARRAY_SIZE(cci_map));
1683b0de918SJiafei Pan 
1693b0de918SJiafei Pan 	/*
1703b0de918SJiafei Pan 	 * Enable Interconnect coherency for the primary CPU's cluster.
1713b0de918SJiafei Pan 	 */
1723b0de918SJiafei Pan 	get_cluster_info(soc_list, ARRAY_SIZE(soc_list), &num_clusters, &cores_per_cluster);
1733b0de918SJiafei Pan 	plat_ls_interconnect_enter_coherency(num_clusters);
1743b0de918SJiafei Pan 
175*0ca1d8fbSHoward Lu 	/*
176*0ca1d8fbSHoward Lu 	 * Unlock write access for SMMU SMMU_CBn_ACTLR in all Non-secure contexts.
177*0ca1d8fbSHoward Lu 	 */
178*0ca1d8fbSHoward Lu 	smmu_cache_unlock(NXP_SMMU_ADDR);
179*0ca1d8fbSHoward Lu 	INFO("SMMU Cache Unlocking is Configured.\n");
180*0ca1d8fbSHoward Lu 
1813b0de918SJiafei Pan #if TRUSTED_BOARD_BOOT
1823b0de918SJiafei Pan 	uint32_t mode;
1833b0de918SJiafei Pan 
1843b0de918SJiafei Pan 	sfp_init(NXP_SFP_ADDR);
1853b0de918SJiafei Pan 	/*
1863b0de918SJiafei Pan 	 * For secure boot disable SMMU.
1873b0de918SJiafei Pan 	 * Later when platform security policy comes in picture,
1883b0de918SJiafei Pan 	 * this might get modified based on the policy
1893b0de918SJiafei Pan 	 */
1903b0de918SJiafei Pan 	if (check_boot_mode_secure(&mode) == true) {
1913b0de918SJiafei Pan 		bypass_smmu(NXP_SMMU_ADDR);
1923b0de918SJiafei Pan 	}
1933b0de918SJiafei Pan 
1943b0de918SJiafei Pan 	/*
1953b0de918SJiafei Pan 	 * For Mbedtls currently crypto is not supported via CAAM
1963b0de918SJiafei Pan 	 * enable it when that support is there. In tbbr.mk
1973b0de918SJiafei Pan 	 * the CAAM_INTEG is set as 0.
1983b0de918SJiafei Pan 	 */
1993b0de918SJiafei Pan 
2003b0de918SJiafei Pan #ifndef MBEDTLS_X509
2013b0de918SJiafei Pan 	/* Initialize the crypto accelerator if enabled */
2023b0de918SJiafei Pan 	if (is_sec_enabled() == false) {
2033b0de918SJiafei Pan 		INFO("SEC is disabled.\n");
2043b0de918SJiafei Pan 	} else {
2053b0de918SJiafei Pan 		sec_init(NXP_CAAM_ADDR);
2063b0de918SJiafei Pan 	}
2073b0de918SJiafei Pan #endif
2083b0de918SJiafei Pan #elif defined(POLICY_FUSE_PROVISION)
2093b0de918SJiafei Pan 	gpio_init(&gpio_init_data);
2103b0de918SJiafei Pan 	sfp_init(NXP_SFP_ADDR);
2113b0de918SJiafei Pan 	sec_init(NXP_CAAM_ADDR);
2123b0de918SJiafei Pan #endif
2133b0de918SJiafei Pan 
2143b0de918SJiafei Pan 	soc_errata();
2153b0de918SJiafei Pan 
2163b0de918SJiafei Pan 	/*
2173b0de918SJiafei Pan 	 * Initialize system level generic timer for Layerscape Socs.
2183b0de918SJiafei Pan 	 */
2193b0de918SJiafei Pan 	delay_timer_init(NXP_TIMER_ADDR);
2203b0de918SJiafei Pan 
2213b0de918SJiafei Pan #ifdef DDR_INIT
2223b0de918SJiafei Pan 	i2c_init(NXP_I2C_ADDR);
2233b0de918SJiafei Pan 	dram_regions_info->total_dram_size = init_ddr();
2243b0de918SJiafei Pan #endif
2253b0de918SJiafei Pan }
2263b0de918SJiafei Pan 
2273b0de918SJiafei Pan void soc_bl2_prepare_exit(void)
2283b0de918SJiafei Pan {
2293b0de918SJiafei Pan #if defined(NXP_SFP_ENABLED) && defined(DISABLE_FUSE_WRITE)
2303b0de918SJiafei Pan 	set_sfp_wr_disable();
2313b0de918SJiafei Pan #endif
2323b0de918SJiafei Pan }
2333b0de918SJiafei Pan 
2343b0de918SJiafei Pan /*****************************************************************************
2353b0de918SJiafei Pan  * This function returns the boot device based on RCW_SRC
2363b0de918SJiafei Pan  ****************************************************************************/
2373b0de918SJiafei Pan enum boot_device get_boot_dev(void)
2383b0de918SJiafei Pan {
2393b0de918SJiafei Pan 	enum boot_device src = BOOT_DEVICE_NONE;
2403b0de918SJiafei Pan 	uint32_t porsr1;
2413b0de918SJiafei Pan 	uint32_t rcw_src, val;
2423b0de918SJiafei Pan 
2433b0de918SJiafei Pan 	porsr1 = read_reg_porsr1();
2443b0de918SJiafei Pan 
2453b0de918SJiafei Pan 	rcw_src = (porsr1 & PORSR1_RCW_MASK) >> PORSR1_RCW_SHIFT;
2463b0de918SJiafei Pan 
2473b0de918SJiafei Pan 	val = rcw_src & RCW_SRC_NAND_MASK;
2483b0de918SJiafei Pan 
2493b0de918SJiafei Pan 	if (val == RCW_SRC_NAND_VAL) {
2503b0de918SJiafei Pan 		val = rcw_src & NAND_RESERVED_MASK;
2513b0de918SJiafei Pan 		if ((val != NAND_RESERVED_1) && (val != NAND_RESERVED_2)) {
2523b0de918SJiafei Pan 			src = BOOT_DEVICE_IFC_NAND;
2533b0de918SJiafei Pan 			INFO("RCW BOOT SRC is IFC NAND\n");
2543b0de918SJiafei Pan 		}
2553b0de918SJiafei Pan 	} else {
2563b0de918SJiafei Pan 		/* RCW SRC NOR */
2573b0de918SJiafei Pan 		val = rcw_src & RCW_SRC_NOR_MASK;
2583b0de918SJiafei Pan 		if (val == NOR_8B_VAL || val == NOR_16B_VAL) {
2593b0de918SJiafei Pan 			src = BOOT_DEVICE_IFC_NOR;
2603b0de918SJiafei Pan 			INFO("RCW BOOT SRC is IFC NOR\n");
2613b0de918SJiafei Pan 		} else {
2623b0de918SJiafei Pan 			switch (rcw_src) {
2633b0de918SJiafei Pan 			case QSPI_VAL1:
2643b0de918SJiafei Pan 			case QSPI_VAL2:
2653b0de918SJiafei Pan 				src = BOOT_DEVICE_QSPI;
2663b0de918SJiafei Pan 				INFO("RCW BOOT SRC is QSPI\n");
2673b0de918SJiafei Pan 				break;
2683b0de918SJiafei Pan 			case SD_VAL:
2693b0de918SJiafei Pan 				src = BOOT_DEVICE_EMMC;
2703b0de918SJiafei Pan 				INFO("RCW BOOT SRC is SD/EMMC\n");
2713b0de918SJiafei Pan 				break;
2723b0de918SJiafei Pan 			default:
2733b0de918SJiafei Pan 				src = BOOT_DEVICE_NONE;
2743b0de918SJiafei Pan 			}
2753b0de918SJiafei Pan 		}
2763b0de918SJiafei Pan 	}
2773b0de918SJiafei Pan 
2783b0de918SJiafei Pan 	return src;
2793b0de918SJiafei Pan }
2803b0de918SJiafei Pan 
2813b0de918SJiafei Pan /* This function sets up access permissions on memory regions */
2823b0de918SJiafei Pan void soc_mem_access(void)
2833b0de918SJiafei Pan {
2843b0de918SJiafei Pan 	struct tzc380_reg tzc380_reg_list[MAX_NUM_TZC_REGION];
2853b0de918SJiafei Pan 	int dram_idx, index = 0U;
2863b0de918SJiafei Pan 	dram_regions_info_t *info_dram_regions = get_dram_regions_info();
2873b0de918SJiafei Pan 
2883b0de918SJiafei Pan 	for (dram_idx = 0U; dram_idx < info_dram_regions->num_dram_regions;
2893b0de918SJiafei Pan 	     dram_idx++) {
2903b0de918SJiafei Pan 		if (info_dram_regions->region[dram_idx].size == 0) {
2913b0de918SJiafei Pan 			ERROR("DDR init failure, or");
2923b0de918SJiafei Pan 			ERROR("DRAM regions not populated correctly.\n");
2933b0de918SJiafei Pan 			break;
2943b0de918SJiafei Pan 		}
2953b0de918SJiafei Pan 
2963b0de918SJiafei Pan 		index = populate_tzc380_reg_list(tzc380_reg_list,
2973b0de918SJiafei Pan 				dram_idx, index,
2983b0de918SJiafei Pan 				info_dram_regions->region[dram_idx].addr,
2993b0de918SJiafei Pan 				info_dram_regions->region[dram_idx].size,
3003b0de918SJiafei Pan 				NXP_SECURE_DRAM_SIZE, NXP_SP_SHRD_DRAM_SIZE);
3013b0de918SJiafei Pan 	}
3023b0de918SJiafei Pan 
3033b0de918SJiafei Pan 	mem_access_setup(NXP_TZC_ADDR, index, tzc380_reg_list);
3043b0de918SJiafei Pan 
3053b0de918SJiafei Pan 	/* Configure CSU secure access register to disable TZASC bypass mux */
3063b0de918SJiafei Pan 	mmio_write_32((uintptr_t)(NXP_CSU_ADDR +
3073b0de918SJiafei Pan 				CSU_SEC_ACCESS_REG_OFFSET),
3083b0de918SJiafei Pan 			bswap32(TZASC_BYPASS_MUX_DISABLE));
3093b0de918SJiafei Pan }
3103b0de918SJiafei Pan 
3113b0de918SJiafei Pan 
3123b0de918SJiafei Pan #else
3133b0de918SJiafei Pan const unsigned char _power_domain_tree_desc[] = {1, 1, 4};
3143b0de918SJiafei Pan 
3153b0de918SJiafei Pan CASSERT(NUMBER_OF_CLUSTERS && NUMBER_OF_CLUSTERS <= 256,
3163b0de918SJiafei Pan 		assert_invalid_ls1043_cluster_count);
3173b0de918SJiafei Pan 
3183b0de918SJiafei Pan /* This function returns the SoC topology */
3193b0de918SJiafei Pan const unsigned char *plat_get_power_domain_tree_desc(void)
3203b0de918SJiafei Pan {
3213b0de918SJiafei Pan 
3223b0de918SJiafei Pan 	return _power_domain_tree_desc;
3233b0de918SJiafei Pan }
3243b0de918SJiafei Pan 
3253b0de918SJiafei Pan /*
3263b0de918SJiafei Pan  * This function returns the core count within the cluster corresponding to
3273b0de918SJiafei Pan  * `mpidr`.
3283b0de918SJiafei Pan  */
3293b0de918SJiafei Pan unsigned int plat_ls_get_cluster_core_count(u_register_t mpidr)
3303b0de918SJiafei Pan {
3313b0de918SJiafei Pan 	return CORES_PER_CLUSTER;
3323b0de918SJiafei Pan }
3333b0de918SJiafei Pan 
3343b0de918SJiafei Pan void soc_early_platform_setup2(void)
3353b0de918SJiafei Pan {
3363b0de918SJiafei Pan 	dcfg_init(&dcfg_init_data);
3373b0de918SJiafei Pan 	/* Initialize system level generic timer for Socs */
3383b0de918SJiafei Pan 	delay_timer_init(NXP_TIMER_ADDR);
3393b0de918SJiafei Pan 
3403b0de918SJiafei Pan #if LOG_LEVEL > 0
3413b0de918SJiafei Pan 	/* Initialize the console to provide early debug support */
3423b0de918SJiafei Pan 	plat_console_init(NXP_CONSOLE_ADDR,
3433b0de918SJiafei Pan 				NXP_UART_CLK_DIVIDER, NXP_CONSOLE_BAUDRATE);
3443b0de918SJiafei Pan #endif
3453b0de918SJiafei Pan }
3463b0de918SJiafei Pan 
3473b0de918SJiafei Pan /*
3483b0de918SJiafei Pan  * For LS1043a rev1.0, GIC base address align with 4k.
3493b0de918SJiafei Pan  * For LS1043a rev1.1, if DCFG_GIC400_ALIGN[GIC_ADDR_BIT]
3503b0de918SJiafei Pan  * is set, GIC base address align with 4K, or else align
3513b0de918SJiafei Pan  * with 64k.
3523b0de918SJiafei Pan  */
3533b0de918SJiafei Pan void get_gic_offset(uint32_t *gicc_base, uint32_t *gicd_base)
3543b0de918SJiafei Pan {
3553b0de918SJiafei Pan 	uint32_t *ccsr_svr = (uint32_t *)(NXP_DCFG_ADDR + DCFG_SVR_OFFSET);
3563b0de918SJiafei Pan 	uint32_t *gic_align = (uint32_t *)(NXP_SCFG_ADDR +
3573b0de918SJiafei Pan 					   SCFG_GIC400_ADDR_ALIGN_OFFSET);
3583b0de918SJiafei Pan 	uint32_t val;
3593b0de918SJiafei Pan 
3603b0de918SJiafei Pan 	val = be32toh(mmio_read_32((uintptr_t)ccsr_svr));
3613b0de918SJiafei Pan 
3623b0de918SJiafei Pan 	if ((val & 0xff) == REV1_1) {
3633b0de918SJiafei Pan 		val = be32toh(mmio_read_32((uintptr_t)gic_align));
3643b0de918SJiafei Pan 		if (val & (1L << GIC_ADDR_BIT)) {
3653b0de918SJiafei Pan 			*gicc_base = NXP_GICC_4K_ADDR;
3663b0de918SJiafei Pan 			*gicd_base = NXP_GICD_4K_ADDR;
3673b0de918SJiafei Pan 		} else {
3683b0de918SJiafei Pan 			*gicc_base = NXP_GICC_64K_ADDR;
3693b0de918SJiafei Pan 			*gicd_base = NXP_GICD_64K_ADDR;
3703b0de918SJiafei Pan 		}
3713b0de918SJiafei Pan 	} else {
3723b0de918SJiafei Pan 		*gicc_base = NXP_GICC_4K_ADDR;
3733b0de918SJiafei Pan 		*gicd_base = NXP_GICD_4K_ADDR;
3743b0de918SJiafei Pan 	}
3753b0de918SJiafei Pan }
3763b0de918SJiafei Pan 
3773b0de918SJiafei Pan void soc_platform_setup(void)
3783b0de918SJiafei Pan {
3793b0de918SJiafei Pan 	/* Initialize the GIC driver, cpu and distributor interfaces */
3803b0de918SJiafei Pan 	static uint32_t target_mask_array[PLATFORM_CORE_COUNT];
3813b0de918SJiafei Pan 	/*
3823b0de918SJiafei Pan 	 * On a GICv2 system, the Group 1 secure interrupts are treated
3833b0de918SJiafei Pan 	 * as Group 0 interrupts.
3843b0de918SJiafei Pan 	 */
3853b0de918SJiafei Pan 	static interrupt_prop_t ls_interrupt_props[] = {
3863b0de918SJiafei Pan 		PLAT_LS_G1S_IRQ_PROPS(GICV2_INTR_GROUP0),
3873b0de918SJiafei Pan 		PLAT_LS_G0_IRQ_PROPS(GICV2_INTR_GROUP0)
3883b0de918SJiafei Pan 	};
3893b0de918SJiafei Pan 	static uint32_t gicc_base, gicd_base;
3903b0de918SJiafei Pan 
3913b0de918SJiafei Pan 	get_gic_offset(&gicc_base, &gicd_base);
3923b0de918SJiafei Pan 	plat_ls_gic_driver_init(gicd_base, gicc_base,
3933b0de918SJiafei Pan 				PLATFORM_CORE_COUNT,
3943b0de918SJiafei Pan 				ls_interrupt_props,
3953b0de918SJiafei Pan 				ARRAY_SIZE(ls_interrupt_props),
3963b0de918SJiafei Pan 				target_mask_array);
3973b0de918SJiafei Pan 
3983b0de918SJiafei Pan 	plat_ls_gic_init();
3993b0de918SJiafei Pan 	enable_init_timer();
4003b0de918SJiafei Pan }
4013b0de918SJiafei Pan 
4023b0de918SJiafei Pan /* This function initializes the soc from the BL31 module */
4033b0de918SJiafei Pan void soc_init(void)
4043b0de918SJiafei Pan {
4053b0de918SJiafei Pan 	 /* low-level init of the soc */
4063b0de918SJiafei Pan 	soc_init_lowlevel();
4073b0de918SJiafei Pan 	_init_global_data();
4083b0de918SJiafei Pan 	soc_init_percpu();
4093b0de918SJiafei Pan 	_initialize_psci();
4103b0de918SJiafei Pan 
4113b0de918SJiafei Pan 	/*
4123b0de918SJiafei Pan 	 * Initialize the interconnect during cold boot.
4133b0de918SJiafei Pan 	 * No need for locks as no other CPU is active.
4143b0de918SJiafei Pan 	 */
4153b0de918SJiafei Pan 	cci_init(NXP_CCI_ADDR, cci_map, ARRAY_SIZE(cci_map));
4163b0de918SJiafei Pan 
4173b0de918SJiafei Pan 	/*
4183b0de918SJiafei Pan 	 * Enable coherency in interconnect for the primary CPU's cluster.
4193b0de918SJiafei Pan 	 * Earlier bootloader stages might already do this but we can't
4203b0de918SJiafei Pan 	 * assume so. No harm in executing this code twice.
4213b0de918SJiafei Pan 	 */
4223b0de918SJiafei Pan 	cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
4233b0de918SJiafei Pan 
4243b0de918SJiafei Pan 	/* Init CSU to enable non-secure access to peripherals */
4253b0de918SJiafei Pan 	enable_layerscape_ns_access(ns_dev, ARRAY_SIZE(ns_dev), NXP_CSU_ADDR);
4263b0de918SJiafei Pan 
4273b0de918SJiafei Pan 	/* Initialize the crypto accelerator if enabled */
4283b0de918SJiafei Pan 	if (is_sec_enabled() == false) {
4293b0de918SJiafei Pan 		INFO("SEC is disabled.\n");
4303b0de918SJiafei Pan 	} else {
4313b0de918SJiafei Pan 		sec_init(NXP_CAAM_ADDR);
4323b0de918SJiafei Pan 	}
4333b0de918SJiafei Pan }
4343b0de918SJiafei Pan 
4353b0de918SJiafei Pan void soc_runtime_setup(void)
4363b0de918SJiafei Pan {
4373b0de918SJiafei Pan 
4383b0de918SJiafei Pan }
4393b0de918SJiafei Pan #endif
440