1e4bd65feSJiafei Pan /* 2e4bd65feSJiafei Pan * Copyright 2018-2021 NXP 3e4bd65feSJiafei Pan * 4e4bd65feSJiafei Pan * SPDX-License-Identifier: BSD-3-Clause 5e4bd65feSJiafei Pan */ 6e4bd65feSJiafei Pan 7e4bd65feSJiafei Pan #include <string.h> 8e4bd65feSJiafei Pan 9e4bd65feSJiafei Pan #include <common/debug.h> 10e4bd65feSJiafei Pan #include <ddr.h> 11e4bd65feSJiafei Pan #include <lib/utils.h> 12e4bd65feSJiafei Pan 13e4bd65feSJiafei Pan #include <errata.h> 14e4bd65feSJiafei Pan #include <platform_def.h> 15e4bd65feSJiafei Pan 16e4bd65feSJiafei Pan #ifdef CONFIG_STATIC_DDR 17e4bd65feSJiafei Pan const struct ddr_cfg_regs static_1600 = { 18e4bd65feSJiafei Pan .cs[0].config = U(0x80040322), 19e4bd65feSJiafei Pan .cs[0].bnds = U(0x7F), 20e4bd65feSJiafei Pan .sdram_cfg[0] = U(0xC50C0000), 21e4bd65feSJiafei Pan .sdram_cfg[1] = U(0x401100), 22e4bd65feSJiafei Pan .timing_cfg[0] = U(0x91550018), 23e4bd65feSJiafei Pan .timing_cfg[1] = U(0xBBB48C42), 24e4bd65feSJiafei Pan .timing_cfg[2] = U(0x48C111), 25e4bd65feSJiafei Pan .timing_cfg[3] = U(0x10C1000), 26e4bd65feSJiafei Pan .timing_cfg[4] = U(0x2), 27e4bd65feSJiafei Pan .timing_cfg[5] = U(0x3401400), 28e4bd65feSJiafei Pan .timing_cfg[7] = U(0x13300000), 29e4bd65feSJiafei Pan .timing_cfg[8] = U(0x2115600), 30e4bd65feSJiafei Pan .sdram_mode[0] = U(0x3010210), 31e4bd65feSJiafei Pan .sdram_mode[9] = U(0x4000000), 32e4bd65feSJiafei Pan .sdram_mode[8] = U(0x500), 33e4bd65feSJiafei Pan .sdram_mode[2] = U(0x10210), 34e4bd65feSJiafei Pan .sdram_mode[10] = U(0x400), 35e4bd65feSJiafei Pan .sdram_mode[11] = U(0x4000000), 36e4bd65feSJiafei Pan .sdram_mode[4] = U(0x10210), 37e4bd65feSJiafei Pan .sdram_mode[12] = U(0x400), 38e4bd65feSJiafei Pan .sdram_mode[13] = U(0x4000000), 39e4bd65feSJiafei Pan .sdram_mode[6] = U(0x10210), 40e4bd65feSJiafei Pan .sdram_mode[14] = U(0x400), 41e4bd65feSJiafei Pan .sdram_mode[15] = U(0x4000000), 42e4bd65feSJiafei Pan .interval = U(0x18600618), 43e4bd65feSJiafei Pan .zq_cntl = U(0x8A090705), 44e4bd65feSJiafei Pan .clk_cntl = U(0x3000000), 45e4bd65feSJiafei Pan .cdr[0] = U(0x80040000), 46e4bd65feSJiafei Pan .cdr[1] = U(0xA181), 47e4bd65feSJiafei Pan .wrlvl_cntl[0] = U(0x8675F607), 48e4bd65feSJiafei Pan .wrlvl_cntl[1] = U(0x7090807, 49e4bd65feSJiafei Pan .wrlvl_cntl[2] = U(0x7070707), 50e4bd65feSJiafei Pan .debug[28] = U(0x00700046), 51e4bd65feSJiafei Pan }; 52e4bd65feSJiafei Pan 53e4bd65feSJiafei Pan uint64_t board_static_ddr(struct ddr_info *priv) 54e4bd65feSJiafei Pan { 55e4bd65feSJiafei Pan memcpy(&priv->ddr_reg, &static_1600, sizeof(static_1600)); 56e4bd65feSJiafei Pan 57e4bd65feSJiafei Pan return ULL(0x80000000); 58e4bd65feSJiafei Pan } 59e4bd65feSJiafei Pan 60e4bd65feSJiafei Pan #else 61e4bd65feSJiafei Pan static const struct rc_timing rcz[] = { 62e4bd65feSJiafei Pan {1600, 12, 7}, 63e4bd65feSJiafei Pan {} 64e4bd65feSJiafei Pan }; 65e4bd65feSJiafei Pan 66e4bd65feSJiafei Pan static const struct board_timing ram[] = { 67e4bd65feSJiafei Pan {0x1f, rcz, 0x00020100, 0}, 68e4bd65feSJiafei Pan }; 69e4bd65feSJiafei Pan 70e4bd65feSJiafei Pan int ddr_board_options(struct ddr_info *priv) 71e4bd65feSJiafei Pan { 72e4bd65feSJiafei Pan int ret; 73e4bd65feSJiafei Pan struct memctl_opt *popts = &priv->opt; 74e4bd65feSJiafei Pan 75e4bd65feSJiafei Pan ret = cal_board_params(priv, ram, ARRAY_SIZE(ram)); 76e4bd65feSJiafei Pan if (ret) 77e4bd65feSJiafei Pan return ret; 78e4bd65feSJiafei Pan 79e4bd65feSJiafei Pan popts->cpo_sample = U(0x46); 80e4bd65feSJiafei Pan popts->ddr_cdr1 = DDR_CDR1_DHC_EN | 81e4bd65feSJiafei Pan DDR_CDR1_ODT(DDR_CDR_ODT_80ohm); 82e4bd65feSJiafei Pan popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) | 83e4bd65feSJiafei Pan DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */ 84e4bd65feSJiafei Pan 85e4bd65feSJiafei Pan return 0; 86e4bd65feSJiafei Pan } 87e4bd65feSJiafei Pan 88*18af6442SChunlei Xu /* DDR model number: MT40A1G8SA-062E:R */ 89e4bd65feSJiafei Pan struct dimm_params ddr_raw_timing = { 90e4bd65feSJiafei Pan .n_ranks = U(1), 91e4bd65feSJiafei Pan .rank_density = ULL(2147483648), 92e4bd65feSJiafei Pan .capacity = ULL(2147483648), 93e4bd65feSJiafei Pan .primary_sdram_width = U(32), 94*18af6442SChunlei Xu .ec_sdram_width = U(4), 95*18af6442SChunlei Xu .rdimm = U(0), 96*18af6442SChunlei Xu .mirrored_dimm = U(0), 97*18af6442SChunlei Xu .n_row_addr = U(16), 98e4bd65feSJiafei Pan .n_col_addr = U(10), 99e4bd65feSJiafei Pan .bank_group_bits = U(2), 100*18af6442SChunlei Xu .edc_config = U(2), 101e4bd65feSJiafei Pan .burst_lengths_bitmask = U(0x0c), 102*18af6442SChunlei Xu .tckmin_x_ps = 625, 103*18af6442SChunlei Xu .tckmax_ps = 2200, 104*18af6442SChunlei Xu .caslat_x = U(0x0001FFE00), 105e4bd65feSJiafei Pan .taa_ps = 13500, 106e4bd65feSJiafei Pan .trcd_ps = 13500, 107e4bd65feSJiafei Pan .trp_ps = 13500, 108*18af6442SChunlei Xu .tras_ps = 32000, 109*18af6442SChunlei Xu .trc_ps = 45500, 110e4bd65feSJiafei Pan .twr_ps = 15000, 111*18af6442SChunlei Xu .trfc1_ps = 350000, 112*18af6442SChunlei Xu .trfc2_ps = 260000, 113*18af6442SChunlei Xu .trfc4_ps = 160000, 114e4bd65feSJiafei Pan .tfaw_ps = 21000, 115*18af6442SChunlei Xu .trrds_ps = 3000, 116*18af6442SChunlei Xu .trrdl_ps = 4900, 117*18af6442SChunlei Xu .tccdl_ps = 5000, 118e4bd65feSJiafei Pan .refresh_rate_ps = U(7800000), 119e4bd65feSJiafei Pan .rc = U(0x1f), 120e4bd65feSJiafei Pan }; 121e4bd65feSJiafei Pan 122e4bd65feSJiafei Pan int ddr_get_ddr_params(struct dimm_params *pdimm, 123e4bd65feSJiafei Pan struct ddr_conf *conf) 124e4bd65feSJiafei Pan { 125e4bd65feSJiafei Pan static const char dimm_model[] = "Fixed DDR on board"; 126e4bd65feSJiafei Pan 127e4bd65feSJiafei Pan conf->dimm_in_use[0] = 1; 128e4bd65feSJiafei Pan memcpy(pdimm, &ddr_raw_timing, sizeof(struct dimm_params)); 129e4bd65feSJiafei Pan memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1); 130e4bd65feSJiafei Pan 131e4bd65feSJiafei Pan return 1; 132e4bd65feSJiafei Pan } 133e4bd65feSJiafei Pan #endif 134e4bd65feSJiafei Pan 135e4bd65feSJiafei Pan int64_t init_ddr(void) 136e4bd65feSJiafei Pan { 137e4bd65feSJiafei Pan struct ddr_info info; 138e4bd65feSJiafei Pan struct sysinfo sys; 139e4bd65feSJiafei Pan int64_t dram_size; 140e4bd65feSJiafei Pan 141e4bd65feSJiafei Pan zeromem(&sys, sizeof(sys)); 142e4bd65feSJiafei Pan get_clocks(&sys); 143e4bd65feSJiafei Pan debug("platform clock %lu\n", sys.freq_platform); 144e4bd65feSJiafei Pan debug("DDR PLL1 %lu\n", sys.freq_ddr_pll0); 145e4bd65feSJiafei Pan debug("DDR PLL2 %lu\n", sys.freq_ddr_pll1); 146e4bd65feSJiafei Pan 147e4bd65feSJiafei Pan zeromem(&info, sizeof(struct ddr_info)); 148e4bd65feSJiafei Pan info.num_ctlrs = 1; 149e4bd65feSJiafei Pan info.dimm_on_ctlr = 1; 150e4bd65feSJiafei Pan info.clk = get_ddr_freq(&sys, 0); 151e4bd65feSJiafei Pan info.ddr[0] = (void *)NXP_DDR_ADDR; 152e4bd65feSJiafei Pan 153e4bd65feSJiafei Pan dram_size = dram_init(&info); 154e4bd65feSJiafei Pan 155e4bd65feSJiafei Pan if (dram_size < 0) { 156e4bd65feSJiafei Pan ERROR("DDR init failed\n"); 157e4bd65feSJiafei Pan } 158e4bd65feSJiafei Pan 159e4bd65feSJiafei Pan #ifdef ERRATA_SOC_A008850 160e4bd65feSJiafei Pan erratum_a008850_post(); 161e4bd65feSJiafei Pan #endif 162e4bd65feSJiafei Pan return dram_size; 163e4bd65feSJiafei Pan } 164