xref: /rk3399_ARM-atf/plat/nxp/soc-ls1043a/include/soc.h (revision b57d9d6f29d8dcb8d6b5792ea5a2ed313f2d4292)
1*3b0de918SJiafei Pan /*
2*3b0de918SJiafei Pan  * Copyright 2017-2021 NXP
3*3b0de918SJiafei Pan  *
4*3b0de918SJiafei Pan  * SPDX-License-Identifier: BSD-3-Clause
5*3b0de918SJiafei Pan  */
6*3b0de918SJiafei Pan 
7*3b0de918SJiafei Pan #ifndef SOC_H
8*3b0de918SJiafei Pan #define	SOC_H
9*3b0de918SJiafei Pan 
10*3b0de918SJiafei Pan /* Chassis specific defines - common across SoC's of a particular platform */
11*3b0de918SJiafei Pan #include "dcfg_lsch2.h"
12*3b0de918SJiafei Pan #include "soc_default_base_addr.h"
13*3b0de918SJiafei Pan #include "soc_default_helper_macros.h"
14*3b0de918SJiafei Pan 
15*3b0de918SJiafei Pan /* DDR Regions Info */
16*3b0de918SJiafei Pan #define NUM_DRAM_REGIONS	3
17*3b0de918SJiafei Pan #define	NXP_DRAM0_ADDR		0x80000000
18*3b0de918SJiafei Pan #define NXP_DRAM0_MAX_SIZE	0x80000000	/*  2 GB  */
19*3b0de918SJiafei Pan 
20*3b0de918SJiafei Pan #define	NXP_DRAM1_ADDR		0x880000000
21*3b0de918SJiafei Pan #define NXP_DRAM1_MAX_SIZE	0x780000000	/* 30 GB  */
22*3b0de918SJiafei Pan 
23*3b0de918SJiafei Pan #define	NXP_DRAM2_ADDR		0x8800000000
24*3b0de918SJiafei Pan #define NXP_DRAM2_MAX_SIZE	0x7800000000	/* 480 GB */
25*3b0de918SJiafei Pan /* DRAM0 Size defined in platform_def.h */
26*3b0de918SJiafei Pan #define	NXP_DRAM0_SIZE		PLAT_DEF_DRAM0_SIZE
27*3b0de918SJiafei Pan 
28*3b0de918SJiafei Pan /*
29*3b0de918SJiafei Pan  * P23: 23 x 23 package
30*3b0de918SJiafei Pan  * A: without security
31*3b0de918SJiafei Pan  * AE: with security
32*3b0de918SJiafei Pan  * SVR Definition (not include major and minor rev)
33*3b0de918SJiafei Pan  */
34*3b0de918SJiafei Pan #define SVR_LS1023A		0x879209
35*3b0de918SJiafei Pan #define SVR_LS1023AE		0x879208
36*3b0de918SJiafei Pan #define SVR_LS1023A_P23		0x87920B
37*3b0de918SJiafei Pan #define SVR_LS1023AE_P23	0x87920A
38*3b0de918SJiafei Pan #define SVR_LS1043A		0x879201
39*3b0de918SJiafei Pan #define SVR_LS1043AE		0x879200
40*3b0de918SJiafei Pan #define SVR_LS1043A_P23		0x879203
41*3b0de918SJiafei Pan #define SVR_LS1043AE_P23	0x879202
42*3b0de918SJiafei Pan 
43*3b0de918SJiafei Pan /* Number of cores in platform */
44*3b0de918SJiafei Pan #define PLATFORM_CORE_COUNT	4
45*3b0de918SJiafei Pan #define NUMBER_OF_CLUSTERS	1
46*3b0de918SJiafei Pan #define CORES_PER_CLUSTER	4
47*3b0de918SJiafei Pan 
48*3b0de918SJiafei Pan /* set to 0 if the clusters are not symmetrical */
49*3b0de918SJiafei Pan #define SYMMETRICAL_CLUSTERS			1
50*3b0de918SJiafei Pan 
51*3b0de918SJiafei Pan /*
52*3b0de918SJiafei Pan  * Required LS standard platform porting definitions
53*3b0de918SJiafei Pan  * for CCI-400
54*3b0de918SJiafei Pan  */
55*3b0de918SJiafei Pan #define NXP_CCI_CLUSTER0_SL_IFACE_IX	4
56*3b0de918SJiafei Pan 
57*3b0de918SJiafei Pan /* ls1043 version info for GIC configuration */
58*3b0de918SJiafei Pan #define REV1_0			0x10
59*3b0de918SJiafei Pan #define REV1_1			0x11
60*3b0de918SJiafei Pan #define GIC_ADDR_BIT		31
61*3b0de918SJiafei Pan 
62*3b0de918SJiafei Pan /* Errata */
63*3b0de918SJiafei Pan #define NXP_ERRATUM_A009663
64*3b0de918SJiafei Pan #define NXP_ERRATUM_A009942
65*3b0de918SJiafei Pan 
66*3b0de918SJiafei Pan #define NUM_OF_DDRC	1
67*3b0de918SJiafei Pan 
68*3b0de918SJiafei Pan /* Defines required for using XLAT tables from ARM common code */
69*3b0de918SJiafei Pan #define PLAT_PHY_ADDR_SPACE_SIZE	(1ull << 40)
70*3b0de918SJiafei Pan #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ull << 40)
71*3b0de918SJiafei Pan 
72*3b0de918SJiafei Pan /* Clock Divisors */
73*3b0de918SJiafei Pan #define NXP_PLATFORM_CLK_DIVIDER	1
74*3b0de918SJiafei Pan #define NXP_UART_CLK_DIVIDER		1
75*3b0de918SJiafei Pan 
76*3b0de918SJiafei Pan /*
77*3b0de918SJiafei Pan  * Set this switch to 1 if you need to keep the debug block
78*3b0de918SJiafei Pan  * clocked during system power-down.
79*3b0de918SJiafei Pan  */
80*3b0de918SJiafei Pan #define DEBUG_ACTIVE  0
81*3b0de918SJiafei Pan 
82*3b0de918SJiafei Pan #define IPPDEXPCR_MAC1_1          0x80000000    // DEVDISR2_FMAN1_MAC1
83*3b0de918SJiafei Pan #define IPPDEXPCR_MAC1_2          0x40000000    // DEVDISR2_FMAN1_MAC2
84*3b0de918SJiafei Pan #define IPPDEXPCR_MAC1_3          0x20000000    // DEVDISR2_FMAN1_MAC3
85*3b0de918SJiafei Pan #define IPPDEXPCR_MAC1_4          0x10000000    // DEVDISR2_FMAN1_MAC4
86*3b0de918SJiafei Pan #define IPPDEXPCR_MAC1_5          0x08000000    // DEVDISR2_FMAN1_MAC5
87*3b0de918SJiafei Pan #define IPPDEXPCR_MAC1_6          0x04000000    // DEVDISR2_FMAN1_MAC6
88*3b0de918SJiafei Pan #define IPPDEXPCR_MAC1_9          0x00800000    // DEVDISR2_FMAN1_MAC9
89*3b0de918SJiafei Pan #define IPPDEXPCR_I2C1            0x00080000    // DEVDISR5_I2C_1
90*3b0de918SJiafei Pan #define IPPDEXPCR_LPUART1         0x00040000    // DEVDISR5_LPUART1
91*3b0de918SJiafei Pan #define IPPDEXPCR_FLX_TMR1        0x00020000    // DEVDISR5_FLX_TMR
92*3b0de918SJiafei Pan #define IPPDEXPCR_OCRAM1          0x00010000    // DEVDISR5_OCRAM1
93*3b0de918SJiafei Pan #define IPPDEXPCR_GPIO1           0x00000040    // DEVDISR5_GPIO
94*3b0de918SJiafei Pan #define IPPDEXPCR_FM1             0x00000008    // DEVDISR2_FMAN1
95*3b0de918SJiafei Pan 
96*3b0de918SJiafei Pan #define IPPDEXPCR_MASK1           0xFC800008    // overrides for DEVDISR2
97*3b0de918SJiafei Pan #define IPPDEXPCR_MASK2           0x000F0040    // overriddes for DEVDISR5
98*3b0de918SJiafei Pan 
99*3b0de918SJiafei Pan #define IPSTPCR0_VALUE            0xA000C201
100*3b0de918SJiafei Pan #define IPSTPCR1_VALUE            0x00000080
101*3b0de918SJiafei Pan #define IPSTPCR2_VALUE            0x000C0000
102*3b0de918SJiafei Pan #define IPSTPCR3_VALUE            0x38000000
103*3b0de918SJiafei Pan #if (DEBUG_ACTIVE)
104*3b0de918SJiafei Pan   #define IPSTPCR4_VALUE          0x10833BFC
105*3b0de918SJiafei Pan #else
106*3b0de918SJiafei Pan   #define IPSTPCR4_VALUE          0x10A33BFC
107*3b0de918SJiafei Pan #endif
108*3b0de918SJiafei Pan 
109*3b0de918SJiafei Pan #define DEVDISR1_QE               0x00000001
110*3b0de918SJiafei Pan #define DEVDISR1_SEC              0x00000200
111*3b0de918SJiafei Pan #define DEVDISR1_USB1             0x00004000
112*3b0de918SJiafei Pan #define DEVDISR1_SATA             0x00008000
113*3b0de918SJiafei Pan #define DEVDISR1_USB2             0x00010000
114*3b0de918SJiafei Pan #define DEVDISR1_USB3             0x00020000
115*3b0de918SJiafei Pan #define DEVDISR1_DMA2             0x00400000
116*3b0de918SJiafei Pan #define DEVDISR1_DMA1             0x00800000
117*3b0de918SJiafei Pan #define DEVDISR1_ESDHC            0x20000000
118*3b0de918SJiafei Pan #define DEVDISR1_PBL              0x80000000
119*3b0de918SJiafei Pan 
120*3b0de918SJiafei Pan #define DEVDISR2_FMAN1            0x00000080
121*3b0de918SJiafei Pan #define DEVDISR2_FMAN1_MAC9       0x00800000
122*3b0de918SJiafei Pan #define DEVDISR2_FMAN1_MAC6       0x04000000
123*3b0de918SJiafei Pan #define DEVDISR2_FMAN1_MAC5       0x08000000
124*3b0de918SJiafei Pan #define DEVDISR2_FMAN1_MAC4       0x10000000
125*3b0de918SJiafei Pan #define DEVDISR2_FMAN1_MAC3       0x20000000
126*3b0de918SJiafei Pan #define DEVDISR2_FMAN1_MAC2       0x40000000
127*3b0de918SJiafei Pan #define DEVDISR2_FMAN1_MAC1       0x80000000
128*3b0de918SJiafei Pan 
129*3b0de918SJiafei Pan #define DEVDISR3_BMAN             0x00040000
130*3b0de918SJiafei Pan #define DEVDISR3_QMAN             0x00080000
131*3b0de918SJiafei Pan #define DEVDISR3_PEX3             0x20000000
132*3b0de918SJiafei Pan #define DEVDISR3_PEX2             0x40000000
133*3b0de918SJiafei Pan #define DEVDISR3_PEX1             0x80000000
134*3b0de918SJiafei Pan 
135*3b0de918SJiafei Pan #define DEVDISR4_QSPI             0x08000000
136*3b0de918SJiafei Pan #define DEVDISR4_DUART2           0x10000000
137*3b0de918SJiafei Pan #define DEVDISR4_DUART1           0x20000000
138*3b0de918SJiafei Pan 
139*3b0de918SJiafei Pan #define DEVDISR5_ICMMU            0x00000001
140*3b0de918SJiafei Pan #define DEVDISR5_I2C_1            0x00000002
141*3b0de918SJiafei Pan #define DEVDISR5_I2C_2            0x00000004
142*3b0de918SJiafei Pan #define DEVDISR5_I2C_3            0x00000008
143*3b0de918SJiafei Pan #define DEVDISR5_I2C_4            0x00000010
144*3b0de918SJiafei Pan #define DEVDISR5_WDG_5            0x00000020
145*3b0de918SJiafei Pan #define DEVDISR5_WDG_4            0x00000040
146*3b0de918SJiafei Pan #define DEVDISR5_WDG_3            0x00000080
147*3b0de918SJiafei Pan #define DEVDISR5_DSPI1            0x00000100
148*3b0de918SJiafei Pan #define DEVDISR5_WDG_2            0x00000200
149*3b0de918SJiafei Pan #define DEVDISR5_FLX_TMR          0x00000400
150*3b0de918SJiafei Pan #define DEVDISR5_WDG_1            0x00000800
151*3b0de918SJiafei Pan #define DEVDISR5_LPUART6          0x00001000
152*3b0de918SJiafei Pan #define DEVDISR5_LPUART5          0x00002000
153*3b0de918SJiafei Pan #define DEVDISR5_LPUART3          0x00008000
154*3b0de918SJiafei Pan #define DEVDISR5_LPUART2          0x00010000
155*3b0de918SJiafei Pan #define DEVDISR5_LPUART1          0x00020000
156*3b0de918SJiafei Pan #define DEVDISR5_DBG              0x00200000
157*3b0de918SJiafei Pan #define DEVDISR5_GPIO             0x00400000
158*3b0de918SJiafei Pan #define DEVDISR5_IFC              0x00800000
159*3b0de918SJiafei Pan #define DEVDISR5_OCRAM2           0x01000000
160*3b0de918SJiafei Pan #define DEVDISR5_OCRAM1           0x02000000
161*3b0de918SJiafei Pan #define DEVDISR5_LPUART4          0x10000000
162*3b0de918SJiafei Pan #define DEVDISR5_DDR              0x80000000
163*3b0de918SJiafei Pan #define DEVDISR5_MEM              0x80000000
164*3b0de918SJiafei Pan 
165*3b0de918SJiafei Pan #define DEVDISR1_VALUE            0xA0C3C201
166*3b0de918SJiafei Pan #define DEVDISR2_VALUE            0xCC0C0080
167*3b0de918SJiafei Pan #define DEVDISR3_VALUE            0xE00C0000
168*3b0de918SJiafei Pan #define DEVDISR4_VALUE            0x38000000
169*3b0de918SJiafei Pan #if (DEBUG_ACTIVE)
170*3b0de918SJiafei Pan   #define DEVDISR5_VALUE          0x10833BFC
171*3b0de918SJiafei Pan #else
172*3b0de918SJiafei Pan   #define DEVDISR5_VALUE          0x10A33BFC
173*3b0de918SJiafei Pan #endif
174*3b0de918SJiafei Pan 
175*3b0de918SJiafei Pan /*
176*3b0de918SJiafei Pan  * PWR mgmt features supported in the soc-specific code:
177*3b0de918SJiafei Pan  *   value == 0x0  the soc code does not support this feature
178*3b0de918SJiafei Pan  *   value != 0x0  the soc code supports this feature
179*3b0de918SJiafei Pan  */
180*3b0de918SJiafei Pan #define SOC_CORE_RELEASE       0x1
181*3b0de918SJiafei Pan #define SOC_CORE_RESTART       0x1
182*3b0de918SJiafei Pan #define SOC_CORE_OFF           0x1
183*3b0de918SJiafei Pan #define SOC_CORE_STANDBY       0x1
184*3b0de918SJiafei Pan #define SOC_CORE_PWR_DWN       0x1
185*3b0de918SJiafei Pan #define SOC_CLUSTER_STANDBY    0x1
186*3b0de918SJiafei Pan #define SOC_CLUSTER_PWR_DWN    0x1
187*3b0de918SJiafei Pan #define SOC_SYSTEM_STANDBY     0x1
188*3b0de918SJiafei Pan #define SOC_SYSTEM_PWR_DWN     0x1
189*3b0de918SJiafei Pan #define SOC_SYSTEM_OFF         0x1
190*3b0de918SJiafei Pan #define SOC_SYSTEM_RESET       0x1
191*3b0de918SJiafei Pan 
192*3b0de918SJiafei Pan /* PSCI-specific defines */
193*3b0de918SJiafei Pan #define SYSTEM_PWR_DOMAINS 1
194*3b0de918SJiafei Pan #define PLAT_NUM_PWR_DOMAINS   (PLATFORM_CORE_COUNT + \
195*3b0de918SJiafei Pan 				NUMBER_OF_CLUSTERS  + \
196*3b0de918SJiafei Pan 				SYSTEM_PWR_DOMAINS)
197*3b0de918SJiafei Pan 
198*3b0de918SJiafei Pan /* Power state coordination occurs at the system level */
199*3b0de918SJiafei Pan #define PLAT_PD_COORD_LVL MPIDR_AFFLVL2
200*3b0de918SJiafei Pan #define PLAT_MAX_PWR_LVL  PLAT_PD_COORD_LVL
201*3b0de918SJiafei Pan 
202*3b0de918SJiafei Pan /* Local power state for power domains in Run state */
203*3b0de918SJiafei Pan #define LS_LOCAL_STATE_RUN  PSCI_LOCAL_STATE_RUN
204*3b0de918SJiafei Pan 
205*3b0de918SJiafei Pan /* define retention state */
206*3b0de918SJiafei Pan #define PLAT_MAX_RET_STATE  (PSCI_LOCAL_STATE_RUN + 1)
207*3b0de918SJiafei Pan #define LS_LOCAL_STATE_RET  PLAT_MAX_RET_STATE
208*3b0de918SJiafei Pan 
209*3b0de918SJiafei Pan /* define power-down state */
210*3b0de918SJiafei Pan #define PLAT_MAX_OFF_STATE  (PLAT_MAX_RET_STATE + 1)
211*3b0de918SJiafei Pan #define LS_LOCAL_STATE_OFF  PLAT_MAX_OFF_STATE
212*3b0de918SJiafei Pan 
213*3b0de918SJiafei Pan /*
214*3b0de918SJiafei Pan  * Some data must be aligned on the biggest cache line size in the platform.
215*3b0de918SJiafei Pan  * This is known only to the platform as it might have a combination of
216*3b0de918SJiafei Pan  * integrated and external caches.
217*3b0de918SJiafei Pan  * CACHE_WRITEBACK_GRANULE is defined in soc.def
218*3b0de918SJiafei Pan  */
219*3b0de918SJiafei Pan 
220*3b0de918SJiafei Pan /* One cache line needed for bakery locks on ARM platforms */
221*3b0de918SJiafei Pan #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
222*3b0de918SJiafei Pan 
223*3b0de918SJiafei Pan #ifndef __ASSEMBLER__
224*3b0de918SJiafei Pan /* CCI slave interfaces */
225*3b0de918SJiafei Pan static const int cci_map[] = {
226*3b0de918SJiafei Pan 	NXP_CCI_CLUSTER0_SL_IFACE_IX,
227*3b0de918SJiafei Pan };
228*3b0de918SJiafei Pan void soc_init_lowlevel(void);
229*3b0de918SJiafei Pan void soc_init_percpu(void);
230*3b0de918SJiafei Pan void _soc_set_start_addr(unsigned long addr);
231*3b0de918SJiafei Pan 
232*3b0de918SJiafei Pan #endif
233*3b0de918SJiafei Pan 
234*3b0de918SJiafei Pan #endif /* SOC_H */
235