xref: /rk3399_ARM-atf/plat/nxp/s32/s32g274ardb2/plat_bl31_setup.c (revision 5680f81cecbbbb8a584dcf62bcb766a1cb25345f)
1e73c3c3aSGhennadi Procopciuc /*
2e73c3c3aSGhennadi Procopciuc  * Copyright 2024 NXP
3e73c3c3aSGhennadi Procopciuc  *
4e73c3c3aSGhennadi Procopciuc  * SPDX-License-Identifier: BSD-3-Clause
5e73c3c3aSGhennadi Procopciuc  */
6e73c3c3aSGhennadi Procopciuc 
7*5680f81cSGhennadi Procopciuc #include <common/debug.h>
8e73c3c3aSGhennadi Procopciuc #include <drivers/arm/gicv3.h>
9*5680f81cSGhennadi Procopciuc #include <lib/xlat_tables/xlat_tables_v2.h>
10e73c3c3aSGhennadi Procopciuc #include <plat/common/platform.h>
11e73c3c3aSGhennadi Procopciuc #include <plat_console.h>
12e73c3c3aSGhennadi Procopciuc 
13e73c3c3aSGhennadi Procopciuc static entry_point_info_t bl33_image_ep_info;
14e73c3c3aSGhennadi Procopciuc 
15e73c3c3aSGhennadi Procopciuc static unsigned int s32g2_mpidr_to_core_pos(unsigned long mpidr);
16e73c3c3aSGhennadi Procopciuc 
17e73c3c3aSGhennadi Procopciuc static uint32_t get_spsr_for_bl33_entry(void)
18e73c3c3aSGhennadi Procopciuc {
19e73c3c3aSGhennadi Procopciuc 	unsigned long mode = MODE_EL1;
20e73c3c3aSGhennadi Procopciuc 	uint32_t spsr;
21e73c3c3aSGhennadi Procopciuc 
22e73c3c3aSGhennadi Procopciuc 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
23e73c3c3aSGhennadi Procopciuc 
24e73c3c3aSGhennadi Procopciuc 	return spsr;
25e73c3c3aSGhennadi Procopciuc }
26e73c3c3aSGhennadi Procopciuc 
27e73c3c3aSGhennadi Procopciuc void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
28e73c3c3aSGhennadi Procopciuc 				u_register_t arg2, u_register_t arg3)
29e73c3c3aSGhennadi Procopciuc {
30e73c3c3aSGhennadi Procopciuc 	console_s32g2_register();
31e73c3c3aSGhennadi Procopciuc 
32e73c3c3aSGhennadi Procopciuc 	SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
33e73c3c3aSGhennadi Procopciuc 	bl33_image_ep_info.pc = BL33_BASE;
34e73c3c3aSGhennadi Procopciuc 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
35e73c3c3aSGhennadi Procopciuc 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
36e73c3c3aSGhennadi Procopciuc }
37e73c3c3aSGhennadi Procopciuc 
38e73c3c3aSGhennadi Procopciuc void bl31_plat_arch_setup(void)
39e73c3c3aSGhennadi Procopciuc {
40e73c3c3aSGhennadi Procopciuc }
41e73c3c3aSGhennadi Procopciuc 
42e73c3c3aSGhennadi Procopciuc struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
43e73c3c3aSGhennadi Procopciuc {
44e73c3c3aSGhennadi Procopciuc 	return &bl33_image_ep_info;
45e73c3c3aSGhennadi Procopciuc }
46e73c3c3aSGhennadi Procopciuc 
47*5680f81cSGhennadi Procopciuc static int mmap_gic(const gicv3_driver_data_t *gic_data)
48*5680f81cSGhennadi Procopciuc {
49*5680f81cSGhennadi Procopciuc 	size_t gicr_size;
50*5680f81cSGhennadi Procopciuc 	int ret;
51*5680f81cSGhennadi Procopciuc 
52*5680f81cSGhennadi Procopciuc 	ret = mmap_add_dynamic_region(gic_data->gicd_base,
53*5680f81cSGhennadi Procopciuc 				      gic_data->gicd_base,
54*5680f81cSGhennadi Procopciuc 				      PAGE_SIZE_64KB,
55*5680f81cSGhennadi Procopciuc 				      MT_DEVICE | MT_RW | MT_SECURE);
56*5680f81cSGhennadi Procopciuc 	if (ret != 0) {
57*5680f81cSGhennadi Procopciuc 		return ret;
58*5680f81cSGhennadi Procopciuc 	}
59*5680f81cSGhennadi Procopciuc 
60*5680f81cSGhennadi Procopciuc 	gicr_size = gicv3_redist_size(0x0U);
61*5680f81cSGhennadi Procopciuc 	ret = mmap_add_dynamic_region(gic_data->gicr_base,
62*5680f81cSGhennadi Procopciuc 				      gic_data->gicr_base,
63*5680f81cSGhennadi Procopciuc 				      gicr_size * gic_data->rdistif_num,
64*5680f81cSGhennadi Procopciuc 				      MT_DEVICE | MT_RW | MT_SECURE);
65*5680f81cSGhennadi Procopciuc 	if (ret != 0) {
66*5680f81cSGhennadi Procopciuc 		return ret;
67*5680f81cSGhennadi Procopciuc 	}
68*5680f81cSGhennadi Procopciuc 
69*5680f81cSGhennadi Procopciuc 	return 0;
70*5680f81cSGhennadi Procopciuc }
71*5680f81cSGhennadi Procopciuc 
72e73c3c3aSGhennadi Procopciuc void bl31_platform_setup(void)
73e73c3c3aSGhennadi Procopciuc {
74e73c3c3aSGhennadi Procopciuc 	static uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
75e73c3c3aSGhennadi Procopciuc 	static gicv3_driver_data_t plat_gic_data = {
76e73c3c3aSGhennadi Procopciuc 		.gicd_base = PLAT_GICD_BASE,
77e73c3c3aSGhennadi Procopciuc 		.gicr_base = PLAT_GICR_BASE,
78e73c3c3aSGhennadi Procopciuc 		.rdistif_num = PLATFORM_CORE_COUNT,
79e73c3c3aSGhennadi Procopciuc 		.rdistif_base_addrs = rdistif_base_addrs,
80e73c3c3aSGhennadi Procopciuc 		.mpidr_to_core_pos = s32g2_mpidr_to_core_pos,
81e73c3c3aSGhennadi Procopciuc 	};
82e73c3c3aSGhennadi Procopciuc 	unsigned int pos = plat_my_core_pos();
83*5680f81cSGhennadi Procopciuc 	int ret;
84*5680f81cSGhennadi Procopciuc 
85*5680f81cSGhennadi Procopciuc 	ret = mmap_gic(&plat_gic_data);
86*5680f81cSGhennadi Procopciuc 	if (ret != 0) {
87*5680f81cSGhennadi Procopciuc 		panic();
88*5680f81cSGhennadi Procopciuc 	}
89e73c3c3aSGhennadi Procopciuc 
90e73c3c3aSGhennadi Procopciuc 	gicv3_driver_init(&plat_gic_data);
91e73c3c3aSGhennadi Procopciuc 	gicv3_distif_init();
92e73c3c3aSGhennadi Procopciuc 	gicv3_rdistif_init(pos);
93e73c3c3aSGhennadi Procopciuc 	gicv3_cpuif_enable(pos);
94e73c3c3aSGhennadi Procopciuc }
95e73c3c3aSGhennadi Procopciuc 
96e73c3c3aSGhennadi Procopciuc static unsigned int s32g2_mpidr_to_core_pos(unsigned long mpidr)
97e73c3c3aSGhennadi Procopciuc {
98e73c3c3aSGhennadi Procopciuc 	int core;
99e73c3c3aSGhennadi Procopciuc 
100e73c3c3aSGhennadi Procopciuc 	core = plat_core_pos_by_mpidr(mpidr);
101e73c3c3aSGhennadi Procopciuc 	if (core < 0) {
102e73c3c3aSGhennadi Procopciuc 		return 0;
103e73c3c3aSGhennadi Procopciuc 	}
104e73c3c3aSGhennadi Procopciuc 
105e73c3c3aSGhennadi Procopciuc 	return (unsigned int)core;
106e73c3c3aSGhennadi Procopciuc }
107e73c3c3aSGhennadi Procopciuc 
108