1b53c2c5fSPankaj Gupta /*
2e2818d0aSBiwen Li * Copyright 2018-2022 NXP
3b53c2c5fSPankaj Gupta *
4b53c2c5fSPankaj Gupta * SPDX-License-Identifier: BSD-3-Clause
5b53c2c5fSPankaj Gupta *
6b53c2c5fSPankaj Gupta */
7b53c2c5fSPankaj Gupta
8b53c2c5fSPankaj Gupta #include <assert.h>
9b53c2c5fSPankaj Gupta
10b53c2c5fSPankaj Gupta #include <common/desc_image_load.h>
11b53c2c5fSPankaj Gupta #include <dcfg.h>
12b53c2c5fSPankaj Gupta #ifdef POLICY_FUSE_PROVISION
13b53c2c5fSPankaj Gupta #include <fuse_io.h>
14b53c2c5fSPankaj Gupta #endif
15b53c2c5fSPankaj Gupta #include <mmu_def.h>
16b53c2c5fSPankaj Gupta #include <plat_common.h>
17b53c2c5fSPankaj Gupta #ifdef NXP_NV_SW_MAINT_LAST_EXEC_DATA
18b53c2c5fSPankaj Gupta #include <plat_nv_storage.h>
19b53c2c5fSPankaj Gupta #endif
20b53c2c5fSPankaj Gupta
21b53c2c5fSPankaj Gupta #pragma weak bl2_el3_early_platform_setup
22b53c2c5fSPankaj Gupta #pragma weak bl2_el3_plat_arch_setup
23b53c2c5fSPankaj Gupta #pragma weak bl2_el3_plat_prepare_exit
24b53c2c5fSPankaj Gupta
25b53c2c5fSPankaj Gupta static dram_regions_info_t dram_regions_info = {0};
26b53c2c5fSPankaj Gupta
27b53c2c5fSPankaj Gupta /*******************************************************************************
28b53c2c5fSPankaj Gupta * Return the pointer to the 'dram_regions_info structure of the DRAM.
29b53c2c5fSPankaj Gupta * This structure is populated after init_ddr().
30b53c2c5fSPankaj Gupta ******************************************************************************/
get_dram_regions_info(void)31b53c2c5fSPankaj Gupta dram_regions_info_t *get_dram_regions_info(void)
32b53c2c5fSPankaj Gupta {
33b53c2c5fSPankaj Gupta return &dram_regions_info;
34b53c2c5fSPankaj Gupta }
35b53c2c5fSPankaj Gupta
36b53c2c5fSPankaj Gupta #ifdef DDR_INIT
populate_dram_regions_info(void)37b53c2c5fSPankaj Gupta static void populate_dram_regions_info(void)
38b53c2c5fSPankaj Gupta {
39b53c2c5fSPankaj Gupta long long dram_remain_size = dram_regions_info.total_dram_size;
40b53c2c5fSPankaj Gupta uint8_t reg_id = 0U;
41b53c2c5fSPankaj Gupta
42b53c2c5fSPankaj Gupta dram_regions_info.region[reg_id].addr = NXP_DRAM0_ADDR;
43b53c2c5fSPankaj Gupta dram_regions_info.region[reg_id].size =
44b53c2c5fSPankaj Gupta dram_remain_size > NXP_DRAM0_MAX_SIZE ?
45b53c2c5fSPankaj Gupta NXP_DRAM0_MAX_SIZE : dram_remain_size;
46b53c2c5fSPankaj Gupta
47b53c2c5fSPankaj Gupta if (dram_regions_info.region[reg_id].size != NXP_DRAM0_SIZE) {
48b53c2c5fSPankaj Gupta ERROR("Incorrect DRAM0 size is defined in platform_def.h\n");
49b53c2c5fSPankaj Gupta }
50b53c2c5fSPankaj Gupta
51b53c2c5fSPankaj Gupta dram_remain_size -= dram_regions_info.region[reg_id].size;
52b53c2c5fSPankaj Gupta dram_regions_info.region[reg_id].size -= (NXP_SECURE_DRAM_SIZE
53b53c2c5fSPankaj Gupta + NXP_SP_SHRD_DRAM_SIZE);
54b53c2c5fSPankaj Gupta
55b53c2c5fSPankaj Gupta assert(dram_regions_info.region[reg_id].size > 0);
56b53c2c5fSPankaj Gupta
57b53c2c5fSPankaj Gupta /* Reducing total dram size by 66MB */
58b53c2c5fSPankaj Gupta dram_regions_info.total_dram_size -= (NXP_SECURE_DRAM_SIZE
59b53c2c5fSPankaj Gupta + NXP_SP_SHRD_DRAM_SIZE);
60b53c2c5fSPankaj Gupta
61b53c2c5fSPankaj Gupta #if defined(NXP_DRAM1_ADDR) && defined(NXP_DRAM1_MAX_SIZE)
62b53c2c5fSPankaj Gupta if (dram_remain_size > 0) {
63b53c2c5fSPankaj Gupta reg_id++;
64b53c2c5fSPankaj Gupta dram_regions_info.region[reg_id].addr = NXP_DRAM1_ADDR;
65b53c2c5fSPankaj Gupta dram_regions_info.region[reg_id].size =
66b53c2c5fSPankaj Gupta dram_remain_size > NXP_DRAM1_MAX_SIZE ?
67b53c2c5fSPankaj Gupta NXP_DRAM1_MAX_SIZE : dram_remain_size;
68b53c2c5fSPankaj Gupta dram_remain_size -= dram_regions_info.region[reg_id].size;
69b53c2c5fSPankaj Gupta }
70b53c2c5fSPankaj Gupta #endif
71b53c2c5fSPankaj Gupta #if defined(NXP_DRAM2_ADDR) && defined(NXP_DRAM2_MAX_SIZE)
72b53c2c5fSPankaj Gupta if (dram_remain_size > 0) {
73b53c2c5fSPankaj Gupta reg_id++;
74b53c2c5fSPankaj Gupta dram_regions_info.region[reg_id].addr = NXP_DRAM1_ADDR;
75b53c2c5fSPankaj Gupta dram_regions_info.region[reg_id].size =
76b53c2c5fSPankaj Gupta dram_remain_size > NXP_DRAM1_MAX_SIZE ?
77b53c2c5fSPankaj Gupta NXP_DRAM1_MAX_SIZE : dram_remain_size;
78b53c2c5fSPankaj Gupta dram_remain_size -= dram_regions_info.region[reg_id].size;
79b53c2c5fSPankaj Gupta }
80b53c2c5fSPankaj Gupta #endif
81b53c2c5fSPankaj Gupta reg_id++;
82b53c2c5fSPankaj Gupta dram_regions_info.num_dram_regions = reg_id;
83b53c2c5fSPankaj Gupta }
84b53c2c5fSPankaj Gupta #endif
85b53c2c5fSPankaj Gupta
86b53c2c5fSPankaj Gupta #ifdef IMAGE_BL32
87b53c2c5fSPankaj Gupta /*******************************************************************************
88b53c2c5fSPankaj Gupta * Gets SPSR for BL32 entry
89b53c2c5fSPankaj Gupta ******************************************************************************/
ls_get_spsr_for_bl32_entry(void)90b53c2c5fSPankaj Gupta static uint32_t ls_get_spsr_for_bl32_entry(void)
91b53c2c5fSPankaj Gupta {
92b53c2c5fSPankaj Gupta /*
93b53c2c5fSPankaj Gupta * The Secure Payload Dispatcher service is responsible for
94b53c2c5fSPankaj Gupta * setting the SPSR prior to entry into the BL32 image.
95b53c2c5fSPankaj Gupta */
96b53c2c5fSPankaj Gupta return 0U;
97b53c2c5fSPankaj Gupta }
98b53c2c5fSPankaj Gupta #endif
99b53c2c5fSPankaj Gupta
100b53c2c5fSPankaj Gupta /*******************************************************************************
101b53c2c5fSPankaj Gupta * Gets SPSR for BL33 entry
102b53c2c5fSPankaj Gupta ******************************************************************************/
103b53c2c5fSPankaj Gupta #ifndef AARCH32
ls_get_spsr_for_bl33_entry(void)104b53c2c5fSPankaj Gupta static uint32_t ls_get_spsr_for_bl33_entry(void)
105b53c2c5fSPankaj Gupta {
106b53c2c5fSPankaj Gupta unsigned int mode;
107b53c2c5fSPankaj Gupta uint32_t spsr;
108b53c2c5fSPankaj Gupta
109b53c2c5fSPankaj Gupta /* Figure out what mode we enter the non-secure world in */
110b53c2c5fSPankaj Gupta mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
111b53c2c5fSPankaj Gupta
112b53c2c5fSPankaj Gupta /*
113b53c2c5fSPankaj Gupta * TODO: Consider the possibility of specifying the SPSR in
114b53c2c5fSPankaj Gupta * the FIP ToC and allowing the platform to have a say as
115b53c2c5fSPankaj Gupta * well.
116b53c2c5fSPankaj Gupta */
117b53c2c5fSPankaj Gupta spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
118b53c2c5fSPankaj Gupta return spsr;
119b53c2c5fSPankaj Gupta }
120b53c2c5fSPankaj Gupta #else
121b53c2c5fSPankaj Gupta /*******************************************************************************
122b53c2c5fSPankaj Gupta * Gets SPSR for BL33 entry
123b53c2c5fSPankaj Gupta ******************************************************************************/
ls_get_spsr_for_bl33_entry(void)124b53c2c5fSPankaj Gupta static uint32_t ls_get_spsr_for_bl33_entry(void)
125b53c2c5fSPankaj Gupta {
126b53c2c5fSPankaj Gupta unsigned int hyp_status, mode, spsr;
127b53c2c5fSPankaj Gupta
128b53c2c5fSPankaj Gupta hyp_status = GET_VIRT_EXT(read_id_pfr1());
129b53c2c5fSPankaj Gupta
130b53c2c5fSPankaj Gupta mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
131b53c2c5fSPankaj Gupta
132b53c2c5fSPankaj Gupta /*
133b53c2c5fSPankaj Gupta * TODO: Consider the possibility of specifying the SPSR in
134b53c2c5fSPankaj Gupta * the FIP ToC and allowing the platform to have a say as
135b53c2c5fSPankaj Gupta * well.
136b53c2c5fSPankaj Gupta */
137b53c2c5fSPankaj Gupta spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
138b53c2c5fSPankaj Gupta SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
139b53c2c5fSPankaj Gupta return spsr;
140b53c2c5fSPankaj Gupta }
141b53c2c5fSPankaj Gupta #endif /* AARCH32 */
142b53c2c5fSPankaj Gupta
bl2_el3_early_platform_setup(u_register_t arg0 __unused,u_register_t arg1 __unused,u_register_t arg2 __unused,u_register_t arg3 __unused)143b53c2c5fSPankaj Gupta void bl2_el3_early_platform_setup(u_register_t arg0 __unused,
144b53c2c5fSPankaj Gupta u_register_t arg1 __unused,
145b53c2c5fSPankaj Gupta u_register_t arg2 __unused,
146b53c2c5fSPankaj Gupta u_register_t arg3 __unused)
147b53c2c5fSPankaj Gupta {
148b53c2c5fSPankaj Gupta /*
149b53c2c5fSPankaj Gupta * SoC specific early init
150b53c2c5fSPankaj Gupta * Any errata handling or SoC specific early initialization can
151b53c2c5fSPankaj Gupta * be done here
152b53c2c5fSPankaj Gupta * Set Counter Base Frequency in CNTFID0 and in cntfrq_el0.
153b53c2c5fSPankaj Gupta * Initialize the interconnect.
154b53c2c5fSPankaj Gupta * Enable coherency for primary CPU cluster
155b53c2c5fSPankaj Gupta */
156b53c2c5fSPankaj Gupta soc_early_init();
157b53c2c5fSPankaj Gupta
158b53c2c5fSPankaj Gupta /* Initialise the IO layer and register platform IO devices */
159b53c2c5fSPankaj Gupta plat_io_setup();
160b53c2c5fSPankaj Gupta
161b53c2c5fSPankaj Gupta if (dram_regions_info.total_dram_size > 0) {
162b53c2c5fSPankaj Gupta populate_dram_regions_info();
163b53c2c5fSPankaj Gupta }
164b53c2c5fSPankaj Gupta
165b53c2c5fSPankaj Gupta #ifdef NXP_NV_SW_MAINT_LAST_EXEC_DATA
166b53c2c5fSPankaj Gupta read_nv_app_data();
167b53c2c5fSPankaj Gupta #if DEBUG
168b53c2c5fSPankaj Gupta const nv_app_data_t *nv_app_data = get_nv_data();
169b53c2c5fSPankaj Gupta
170b53c2c5fSPankaj Gupta INFO("Value of warm_reset flag = 0x%x\n", nv_app_data->warm_rst_flag);
171b53c2c5fSPankaj Gupta INFO("Value of WDT flag = 0x%x\n", nv_app_data->wdt_rst_flag);
172b53c2c5fSPankaj Gupta #endif
173b53c2c5fSPankaj Gupta #endif
174b53c2c5fSPankaj Gupta }
175b53c2c5fSPankaj Gupta
176b53c2c5fSPankaj Gupta /*******************************************************************************
177b53c2c5fSPankaj Gupta * Perform the very early platform specific architectural setup here. At the
178b53c2c5fSPankaj Gupta * moment this is only initializes the mmu in a quick and dirty way.
179b53c2c5fSPankaj Gupta ******************************************************************************/
ls_bl2_el3_plat_arch_setup(void)180b53c2c5fSPankaj Gupta void ls_bl2_el3_plat_arch_setup(void)
181b53c2c5fSPankaj Gupta {
182b53c2c5fSPankaj Gupta unsigned int flags = 0U;
183b53c2c5fSPankaj Gupta /* Initialise the IO layer and register platform IO devices */
184b53c2c5fSPankaj Gupta ls_setup_page_tables(
185*9df5ba05SJiafei Pan #if SEPARATE_BL2_NOLOAD_REGION
186b53c2c5fSPankaj Gupta BL2_START,
187b53c2c5fSPankaj Gupta BL2_LIMIT - BL2_START,
188b53c2c5fSPankaj Gupta #else
189b53c2c5fSPankaj Gupta BL2_BASE,
190b53c2c5fSPankaj Gupta (unsigned long)(&__BL2_END__) - BL2_BASE,
191b53c2c5fSPankaj Gupta #endif
192b53c2c5fSPankaj Gupta BL_CODE_BASE,
193b53c2c5fSPankaj Gupta BL_CODE_END,
194b53c2c5fSPankaj Gupta BL_RO_DATA_BASE,
195b53c2c5fSPankaj Gupta BL_RO_DATA_END
196b53c2c5fSPankaj Gupta #if USE_COHERENT_MEM
197b53c2c5fSPankaj Gupta , BL_COHERENT_RAM_BASE,
198b53c2c5fSPankaj Gupta BL_COHERENT_RAM_END
199b53c2c5fSPankaj Gupta #endif
200b53c2c5fSPankaj Gupta );
201b53c2c5fSPankaj Gupta
202b53c2c5fSPankaj Gupta if ((dram_regions_info.region[0].addr == 0)
203b53c2c5fSPankaj Gupta && (dram_regions_info.total_dram_size == 0)) {
204b53c2c5fSPankaj Gupta flags = XLAT_TABLE_NC;
205b53c2c5fSPankaj Gupta }
206b53c2c5fSPankaj Gupta
207b53c2c5fSPankaj Gupta #ifdef AARCH32
208b53c2c5fSPankaj Gupta enable_mmu_secure(0);
209b53c2c5fSPankaj Gupta #else
210b53c2c5fSPankaj Gupta enable_mmu_el3(flags);
211b53c2c5fSPankaj Gupta #endif
212b53c2c5fSPankaj Gupta }
213b53c2c5fSPankaj Gupta
bl2_el3_plat_arch_setup(void)214b53c2c5fSPankaj Gupta void bl2_el3_plat_arch_setup(void)
215b53c2c5fSPankaj Gupta {
216b53c2c5fSPankaj Gupta ls_bl2_el3_plat_arch_setup();
217b53c2c5fSPankaj Gupta }
218b53c2c5fSPankaj Gupta
bl2_platform_setup(void)219b53c2c5fSPankaj Gupta void bl2_platform_setup(void)
220b53c2c5fSPankaj Gupta {
221b53c2c5fSPankaj Gupta /*
222b53c2c5fSPankaj Gupta * Perform platform setup before loading the image.
223b53c2c5fSPankaj Gupta */
224b53c2c5fSPankaj Gupta }
225b53c2c5fSPankaj Gupta
226b53c2c5fSPankaj Gupta /* Handling image information by platform. */
ls_bl2_handle_post_image_load(unsigned int image_id)227b53c2c5fSPankaj Gupta int ls_bl2_handle_post_image_load(unsigned int image_id)
228b53c2c5fSPankaj Gupta {
229b53c2c5fSPankaj Gupta int err = 0;
230b53c2c5fSPankaj Gupta bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
231b53c2c5fSPankaj Gupta
232b53c2c5fSPankaj Gupta assert(bl_mem_params);
233b53c2c5fSPankaj Gupta
234b53c2c5fSPankaj Gupta switch (image_id) {
235b53c2c5fSPankaj Gupta case BL31_IMAGE_ID:
236b53c2c5fSPankaj Gupta bl_mem_params->ep_info.args.arg3 =
237b53c2c5fSPankaj Gupta (u_register_t) &dram_regions_info;
238b53c2c5fSPankaj Gupta
239b53c2c5fSPankaj Gupta /* Pass the value of PORSR1 register in Argument 4 */
240b53c2c5fSPankaj Gupta bl_mem_params->ep_info.args.arg4 =
241b53c2c5fSPankaj Gupta (u_register_t)read_reg_porsr1();
242b53c2c5fSPankaj Gupta flush_dcache_range((uintptr_t)&dram_regions_info,
243b53c2c5fSPankaj Gupta sizeof(dram_regions_info));
244b53c2c5fSPankaj Gupta break;
245b53c2c5fSPankaj Gupta #if defined(AARCH64) && defined(IMAGE_BL32)
246b53c2c5fSPankaj Gupta case BL32_IMAGE_ID:
247b53c2c5fSPankaj Gupta bl_mem_params->ep_info.spsr = ls_get_spsr_for_bl32_entry();
248b53c2c5fSPankaj Gupta break;
249b53c2c5fSPankaj Gupta #endif
250b53c2c5fSPankaj Gupta case BL33_IMAGE_ID:
251b53c2c5fSPankaj Gupta /* BL33 expects to receive the primary CPU MPID (through r0) */
252b53c2c5fSPankaj Gupta bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
253b53c2c5fSPankaj Gupta bl_mem_params->ep_info.spsr = ls_get_spsr_for_bl33_entry();
254b53c2c5fSPankaj Gupta break;
255b53c2c5fSPankaj Gupta }
256b53c2c5fSPankaj Gupta
257b53c2c5fSPankaj Gupta return err;
258b53c2c5fSPankaj Gupta }
259b53c2c5fSPankaj Gupta
260b53c2c5fSPankaj Gupta /*******************************************************************************
261b53c2c5fSPankaj Gupta * This function can be used by the platforms to update/use image
262b53c2c5fSPankaj Gupta * information for given `image_id`.
263b53c2c5fSPankaj Gupta ******************************************************************************/
bl2_plat_handle_post_image_load(unsigned int image_id)264b53c2c5fSPankaj Gupta int bl2_plat_handle_post_image_load(unsigned int image_id)
265b53c2c5fSPankaj Gupta {
266b53c2c5fSPankaj Gupta return ls_bl2_handle_post_image_load(image_id);
267b53c2c5fSPankaj Gupta }
268b53c2c5fSPankaj Gupta
bl2_el3_plat_prepare_exit(void)269b53c2c5fSPankaj Gupta void bl2_el3_plat_prepare_exit(void)
270b53c2c5fSPankaj Gupta {
271b53c2c5fSPankaj Gupta return soc_bl2_prepare_exit();
272b53c2c5fSPankaj Gupta }
273b53c2c5fSPankaj Gupta
274b53c2c5fSPankaj Gupta /* Called to do the dynamic initialization required
275b53c2c5fSPankaj Gupta * before loading the next image.
276b53c2c5fSPankaj Gupta */
bl2_plat_preload_setup(void)277b53c2c5fSPankaj Gupta void bl2_plat_preload_setup(void)
278b53c2c5fSPankaj Gupta {
279b53c2c5fSPankaj Gupta
280b53c2c5fSPankaj Gupta soc_preload_setup();
281b53c2c5fSPankaj Gupta
2820259a3e8SJiafei Pan #ifdef DDR_INIT
2830259a3e8SJiafei Pan if (dram_regions_info.total_dram_size <= 0) {
2840259a3e8SJiafei Pan ERROR("Asserting as the DDR is not initialized yet.");
285b53c2c5fSPankaj Gupta assert(false);
286b53c2c5fSPankaj Gupta }
2870259a3e8SJiafei Pan #endif
288b53c2c5fSPankaj Gupta
289b53c2c5fSPankaj Gupta if ((dram_regions_info.region[0].addr == 0)
290b53c2c5fSPankaj Gupta && (dram_regions_info.total_dram_size > 0)) {
291b53c2c5fSPankaj Gupta populate_dram_regions_info();
292e2818d0aSBiwen Li #ifdef PLAT_XLAT_TABLES_DYNAMIC
293b53c2c5fSPankaj Gupta mmap_add_ddr_region_dynamically();
294e2818d0aSBiwen Li #endif
295b53c2c5fSPankaj Gupta }
296b53c2c5fSPankaj Gupta
297b53c2c5fSPankaj Gupta /* setup the memory region access permissions */
298b53c2c5fSPankaj Gupta soc_mem_access();
299b53c2c5fSPankaj Gupta
300b53c2c5fSPankaj Gupta #ifdef POLICY_FUSE_PROVISION
301b53c2c5fSPankaj Gupta fip_fuse_provisioning((uintptr_t)FUSE_BUF, FUSE_SZ);
302b53c2c5fSPankaj Gupta #endif
303b53c2c5fSPankaj Gupta }
304