xref: /rk3399_ARM-atf/plat/nvidia/tegra/soc/t210/plat_setup.c (revision 7350277ba8718e25c47bee0ac60e3bdb79bf9be8)
108438e24SVarun Wadekar /*
251a5e593SVarun Wadekar  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
308438e24SVarun Wadekar  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
508438e24SVarun Wadekar  */
608438e24SVarun Wadekar 
7d3360301SVarun Wadekar #include <arch_helpers.h>
83ca3c27cSVarun Wadekar #include <assert.h>
953ea1585SSam Payne #include <cortex_a57.h>
1009d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1151a5e593SVarun Wadekar #include <common/debug.h>
1251a5e593SVarun Wadekar #include <common/interrupt_props.h>
1309d40e0eSAntonio Nino Diaz #include <drivers/console.h>
1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
1551a5e593SVarun Wadekar #include <drivers/arm/gic_common.h>
1651a5e593SVarun Wadekar #include <drivers/arm/gicv2.h>
1751a5e593SVarun Wadekar #include <bl31/interrupt_mgmt.h>
1851a5e593SVarun Wadekar 
1951a5e593SVarun Wadekar #include <bpmp.h>
2051a5e593SVarun Wadekar #include <flowctrl.h>
21*7350277bSVarun Wadekar #include <memctrl.h>
227b3b41d6SVarun Wadekar #include <platform.h>
23ce3c97c9SMarvin Hsu #include <security_engine.h>
2408438e24SVarun Wadekar #include <tegra_def.h>
25ce3c97c9SMarvin Hsu #include <tegra_platform.h>
26d3360301SVarun Wadekar #include <tegra_private.h>
2708438e24SVarun Wadekar 
2808438e24SVarun Wadekar /* sets of MMIO ranges setup */
2908438e24SVarun Wadekar #define MMIO_RANGE_0_ADDR	0x50000000
3008438e24SVarun Wadekar #define MMIO_RANGE_1_ADDR	0x60000000
3108438e24SVarun Wadekar #define MMIO_RANGE_2_ADDR	0x70000000
3208438e24SVarun Wadekar #define MMIO_RANGE_SIZE		0x200000
3308438e24SVarun Wadekar 
3408438e24SVarun Wadekar /*
3508438e24SVarun Wadekar  * Table of regions to map using the MMU.
3608438e24SVarun Wadekar  */
3708438e24SVarun Wadekar static const mmap_region_t tegra_mmap[] = {
38223844afSVarun Wadekar 	MAP_REGION_FLAT(TEGRA_IRAM_BASE, 0x40000, /* 256KB */
39dd1a71f1SVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
4008438e24SVarun Wadekar 	MAP_REGION_FLAT(MMIO_RANGE_0_ADDR, MMIO_RANGE_SIZE,
4108438e24SVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
4208438e24SVarun Wadekar 	MAP_REGION_FLAT(MMIO_RANGE_1_ADDR, MMIO_RANGE_SIZE,
4308438e24SVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
4408438e24SVarun Wadekar 	MAP_REGION_FLAT(MMIO_RANGE_2_ADDR, MMIO_RANGE_SIZE,
4508438e24SVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
4608438e24SVarun Wadekar 	{0}
4708438e24SVarun Wadekar };
4808438e24SVarun Wadekar 
4908438e24SVarun Wadekar /*******************************************************************************
5008438e24SVarun Wadekar  * Set up the pagetables as per the platform memory map & initialize the MMU
5108438e24SVarun Wadekar  ******************************************************************************/
5208438e24SVarun Wadekar const mmap_region_t *plat_get_mmio_map(void)
5308438e24SVarun Wadekar {
54ce3c97c9SMarvin Hsu 	/* Add the map region for security engine SE2 */
55ce3c97c9SMarvin Hsu 	if (tegra_chipid_is_t210_b01()) {
56ce3c97c9SMarvin Hsu 		mmap_add_region((uint64_t)TEGRA_SE2_BASE,
57ce3c97c9SMarvin Hsu 				(uint64_t)TEGRA_SE2_BASE,
58ce3c97c9SMarvin Hsu 				(uint64_t)TEGRA_SE2_RANGE_SIZE,
59ce3c97c9SMarvin Hsu 				MT_DEVICE | MT_RW | MT_SECURE);
60ce3c97c9SMarvin Hsu 	}
61ce3c97c9SMarvin Hsu 
6208438e24SVarun Wadekar 	/* MMIO space */
6308438e24SVarun Wadekar 	return tegra_mmap;
6408438e24SVarun Wadekar }
6508438e24SVarun Wadekar 
6608438e24SVarun Wadekar /*******************************************************************************
677b3b41d6SVarun Wadekar  * The Tegra power domain tree has a single system level power domain i.e. a
687b3b41d6SVarun Wadekar  * single root node. The first entry in the power domain descriptor specifies
697b3b41d6SVarun Wadekar  * the number of power domains at the highest power level.
707b3b41d6SVarun Wadekar  *******************************************************************************
717b3b41d6SVarun Wadekar  */
727b3b41d6SVarun Wadekar const unsigned char tegra_power_domain_tree_desc[] = {
737b3b41d6SVarun Wadekar 	/* No of root nodes */
747b3b41d6SVarun Wadekar 	1,
757b3b41d6SVarun Wadekar 	/* No of clusters */
767b3b41d6SVarun Wadekar 	PLATFORM_CLUSTER_COUNT,
777b3b41d6SVarun Wadekar 	/* No of CPU cores - cluster0 */
787b3b41d6SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
797b3b41d6SVarun Wadekar 	/* No of CPU cores - cluster1 */
807b3b41d6SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER
817b3b41d6SVarun Wadekar };
827b3b41d6SVarun Wadekar 
837b3b41d6SVarun Wadekar /*******************************************************************************
847b3b41d6SVarun Wadekar  * This function returns the Tegra default topology tree information.
857b3b41d6SVarun Wadekar  ******************************************************************************/
867b3b41d6SVarun Wadekar const unsigned char *plat_get_power_domain_tree_desc(void)
877b3b41d6SVarun Wadekar {
887b3b41d6SVarun Wadekar 	return tegra_power_domain_tree_desc;
897b3b41d6SVarun Wadekar }
907b3b41d6SVarun Wadekar 
917b3b41d6SVarun Wadekar /*******************************************************************************
9208438e24SVarun Wadekar  * Handler to get the System Counter Frequency
9308438e24SVarun Wadekar  ******************************************************************************/
94f3d3b316SAntonio Nino Diaz unsigned int plat_get_syscnt_freq2(void)
9508438e24SVarun Wadekar {
9608438e24SVarun Wadekar 	return 19200000;
9708438e24SVarun Wadekar }
98e1084216SVarun Wadekar 
99e1084216SVarun Wadekar /*******************************************************************************
100e1084216SVarun Wadekar  * Maximum supported UART controllers
101e1084216SVarun Wadekar  ******************************************************************************/
102e1084216SVarun Wadekar #define TEGRA210_MAX_UART_PORTS		5
103e1084216SVarun Wadekar 
104e1084216SVarun Wadekar /*******************************************************************************
105e1084216SVarun Wadekar  * This variable holds the UART port base addresses
106e1084216SVarun Wadekar  ******************************************************************************/
107e1084216SVarun Wadekar static uint32_t tegra210_uart_addresses[TEGRA210_MAX_UART_PORTS + 1] = {
108e1084216SVarun Wadekar 	0,	/* undefined - treated as an error case */
109e1084216SVarun Wadekar 	TEGRA_UARTA_BASE,
110e1084216SVarun Wadekar 	TEGRA_UARTB_BASE,
111e1084216SVarun Wadekar 	TEGRA_UARTC_BASE,
112e1084216SVarun Wadekar 	TEGRA_UARTD_BASE,
113e1084216SVarun Wadekar 	TEGRA_UARTE_BASE,
114e1084216SVarun Wadekar };
115e1084216SVarun Wadekar 
116e1084216SVarun Wadekar /*******************************************************************************
117e1084216SVarun Wadekar  * Retrieve the UART controller base to be used as the console
118e1084216SVarun Wadekar  ******************************************************************************/
119e1084216SVarun Wadekar uint32_t plat_get_console_from_id(int id)
120e1084216SVarun Wadekar {
121e1084216SVarun Wadekar 	if (id > TEGRA210_MAX_UART_PORTS)
122e1084216SVarun Wadekar 		return 0;
123e1084216SVarun Wadekar 
124e1084216SVarun Wadekar 	return tegra210_uart_addresses[id];
125e1084216SVarun Wadekar }
126d3360301SVarun Wadekar 
127d3360301SVarun Wadekar /*******************************************************************************
128ce3c97c9SMarvin Hsu  * Handler for early platform setup
129ce3c97c9SMarvin Hsu  ******************************************************************************/
130ce3c97c9SMarvin Hsu void plat_early_platform_setup(void)
131ce3c97c9SMarvin Hsu {
13253ea1585SSam Payne 	const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
13353ea1585SSam Payne 	uint64_t val;
13453ea1585SSam Payne 
13553ea1585SSam Payne 	/* platform parameter passed by the previous bootloader */
13653ea1585SSam Payne 	if (plat_params->l2_ecc_parity_prot_dis != 1) {
13753ea1585SSam Payne 		/* Enable ECC Parity Protection for Cortex-A57 CPUs */
13853ea1585SSam Payne 		val = read_l2ctlr_el1();
13953ea1585SSam Payne 		val |= (uint64_t)CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
14053ea1585SSam Payne 		write_l2ctlr_el1(val);
14153ea1585SSam Payne 	}
14253ea1585SSam Payne 
143ce3c97c9SMarvin Hsu 	/* Initialize security engine driver */
144ce3c97c9SMarvin Hsu 	if (tegra_chipid_is_t210_b01()) {
145ce3c97c9SMarvin Hsu 		tegra_se_init();
146ce3c97c9SMarvin Hsu 	}
147ce3c97c9SMarvin Hsu }
148ce3c97c9SMarvin Hsu 
14951a5e593SVarun Wadekar /* Secure IRQs for Tegra186 */
15051a5e593SVarun Wadekar static const interrupt_prop_t tegra210_interrupt_props[] = {
15151a5e593SVarun Wadekar 	INTR_PROP_DESC(TEGRA210_WDT_CPU_LEGACY_FIQ, GIC_HIGHEST_SEC_PRIORITY,
15251a5e593SVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
15351a5e593SVarun Wadekar };
15451a5e593SVarun Wadekar 
1553ca3c27cSVarun Wadekar void plat_late_platform_setup(void)
1563ca3c27cSVarun Wadekar {
1573ca3c27cSVarun Wadekar 	const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
158*7350277bSVarun Wadekar 	uint64_t sc7entry_end, offset;
1593ca3c27cSVarun Wadekar 	int ret;
1603ca3c27cSVarun Wadekar 
1613ca3c27cSVarun Wadekar 	/* memmap TZDRAM area containing the SC7 Entry Firmware */
1623ca3c27cSVarun Wadekar 	if (plat_params->sc7entry_fw_base && plat_params->sc7entry_fw_size) {
1633ca3c27cSVarun Wadekar 
1642d5560f9SVarun Wadekar 		assert(plat_params->sc7entry_fw_size <= TEGRA_IRAM_A_SIZE);
1653ca3c27cSVarun Wadekar 
1663ca3c27cSVarun Wadekar 		/*
1673ca3c27cSVarun Wadekar 		 * Verify that the SC7 entry firmware resides inside the TZDRAM
168*7350277bSVarun Wadekar 		 * aperture, _before_ the BL31 code and the start address is
169*7350277bSVarun Wadekar 		 * exactly 1MB from BL31 base.
1703ca3c27cSVarun Wadekar 		 */
171*7350277bSVarun Wadekar 
172*7350277bSVarun Wadekar 		/* sc7entry-fw must be _before_ BL31 base */
173*7350277bSVarun Wadekar 		assert(plat_params->tzdram_base > plat_params->sc7entry_fw_base);
174*7350277bSVarun Wadekar 
1753ca3c27cSVarun Wadekar 		sc7entry_end = plat_params->sc7entry_fw_base +
1763ca3c27cSVarun Wadekar 			       plat_params->sc7entry_fw_size;
177*7350277bSVarun Wadekar 		assert(sc7entry_end < plat_params->tzdram_base);
178*7350277bSVarun Wadekar 
179*7350277bSVarun Wadekar 		/* sc7entry-fw start must be exactly 1MB behind BL31 base */
180*7350277bSVarun Wadekar 		offset = plat_params->tzdram_base - plat_params->sc7entry_fw_base;
181*7350277bSVarun Wadekar 		assert(offset == 0x100000);
182*7350277bSVarun Wadekar 
183*7350277bSVarun Wadekar 		/* secure TZDRAM area */
184*7350277bSVarun Wadekar 		tegra_memctrl_tzdram_setup(plat_params->sc7entry_fw_base,
185*7350277bSVarun Wadekar 			plat_params->tzdram_size + offset);
1863ca3c27cSVarun Wadekar 
1873ca3c27cSVarun Wadekar 		/* power off BPMP processor until SC7 entry */
1883ca3c27cSVarun Wadekar 		tegra_fc_bpmp_off();
1893ca3c27cSVarun Wadekar 
1903ca3c27cSVarun Wadekar 		/* memmap SC7 entry firmware code */
1913ca3c27cSVarun Wadekar 		ret = mmap_add_dynamic_region(plat_params->sc7entry_fw_base,
1923ca3c27cSVarun Wadekar 				plat_params->sc7entry_fw_base,
1933ca3c27cSVarun Wadekar 				plat_params->sc7entry_fw_size,
194*7350277bSVarun Wadekar 				MT_SECURE | MT_RO_DATA);
1953ca3c27cSVarun Wadekar 		assert(ret == 0);
1963ca3c27cSVarun Wadekar 	}
1973ca3c27cSVarun Wadekar }
1983ca3c27cSVarun Wadekar 
199ce3c97c9SMarvin Hsu /*******************************************************************************
200d3360301SVarun Wadekar  * Initialize the GIC and SGIs
201d3360301SVarun Wadekar  ******************************************************************************/
202d3360301SVarun Wadekar void plat_gic_setup(void)
203d3360301SVarun Wadekar {
20451a5e593SVarun Wadekar 	tegra_gic_setup(tegra210_interrupt_props, ARRAY_SIZE(tegra210_interrupt_props));
20551a5e593SVarun Wadekar 
20651a5e593SVarun Wadekar 	/* Enable handling for FIQs */
20751a5e593SVarun Wadekar 	tegra_fiq_handler_setup();
20851a5e593SVarun Wadekar 
20951a5e593SVarun Wadekar 	/*
21051a5e593SVarun Wadekar 	 * Enable routing watchdog FIQs from the flow controller to
21151a5e593SVarun Wadekar 	 * the GICD.
21251a5e593SVarun Wadekar 	 */
21351a5e593SVarun Wadekar 	tegra_fc_enable_fiq_to_ccplex_routing();
214d3360301SVarun Wadekar }
215