xref: /rk3399_ARM-atf/plat/nvidia/tegra/soc/t194/plat_setup.c (revision 8ca61538a0fe3aed6764a012317cbf61f09ebb61)
141612559SVarun Wadekar /*
226c1a1e7SVarun Wadekar  * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
341612559SVarun Wadekar  *
441612559SVarun Wadekar  * SPDX-License-Identifier: BSD-3-Clause
541612559SVarun Wadekar  */
641612559SVarun Wadekar 
741612559SVarun Wadekar #include <arch_helpers.h>
841612559SVarun Wadekar #include <assert.h>
941612559SVarun Wadekar #include <bl31/bl31.h>
1041612559SVarun Wadekar #include <common/bl_common.h>
1141612559SVarun Wadekar #include <common/interrupt_props.h>
1241612559SVarun Wadekar #include <drivers/console.h>
1341612559SVarun Wadekar #include <context.h>
1441612559SVarun Wadekar #include <lib/el3_runtime/context_mgmt.h>
1541612559SVarun Wadekar #include <cortex_a57.h>
1641612559SVarun Wadekar #include <common/debug.h>
1741612559SVarun Wadekar #include <denver.h>
1841612559SVarun Wadekar #include <drivers/arm/gic_common.h>
1941612559SVarun Wadekar #include <drivers/arm/gicv2.h>
2041612559SVarun Wadekar #include <bl31/interrupt_mgmt.h>
2141612559SVarun Wadekar #include <mce.h>
22ac252f95SDilan Lee #include <mce_private.h>
2341612559SVarun Wadekar #include <plat/common/platform.h>
24117dbe6cSVarun Wadekar #include <spe.h>
2541612559SVarun Wadekar #include <tegra_def.h>
26f32e8525SVarun Wadekar #include <tegra_mc_def.h>
2741612559SVarun Wadekar #include <tegra_platform.h>
2841612559SVarun Wadekar #include <tegra_private.h>
2941612559SVarun Wadekar #include <lib/xlat_tables/xlat_tables_v2.h>
3041612559SVarun Wadekar 
31117dbe6cSVarun Wadekar /* ID for spe-console */
32117dbe6cSVarun Wadekar #define TEGRA_CONSOLE_SPE_ID		0xFE
33117dbe6cSVarun Wadekar 
3441612559SVarun Wadekar /*******************************************************************************
3541612559SVarun Wadekar  * The Tegra power domain tree has a single system level power domain i.e. a
3641612559SVarun Wadekar  * single root node. The first entry in the power domain descriptor specifies
3741612559SVarun Wadekar  * the number of power domains at the highest power level.
3841612559SVarun Wadekar  *******************************************************************************
3941612559SVarun Wadekar  */
40b6533b56SAnthony Zhou static const uint8_t tegra_power_domain_tree_desc[] = {
4141612559SVarun Wadekar 	/* No of root nodes */
4241612559SVarun Wadekar 	1,
4341612559SVarun Wadekar 	/* No of clusters */
4441612559SVarun Wadekar 	PLATFORM_CLUSTER_COUNT,
4541612559SVarun Wadekar 	/* No of CPU cores - cluster0 */
4641612559SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
4741612559SVarun Wadekar 	/* No of CPU cores - cluster1 */
481e6a7f91SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
491e6a7f91SVarun Wadekar 	/* No of CPU cores - cluster2 */
501e6a7f91SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
511e6a7f91SVarun Wadekar 	/* No of CPU cores - cluster3 */
5241612559SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER
5341612559SVarun Wadekar };
5441612559SVarun Wadekar 
5542de0384SVarun Wadekar /*******************************************************************************
5642de0384SVarun Wadekar  * This function returns the Tegra default topology tree information.
5742de0384SVarun Wadekar  ******************************************************************************/
58b6533b56SAnthony Zhou const uint8_t *plat_get_power_domain_tree_desc(void)
5942de0384SVarun Wadekar {
6042de0384SVarun Wadekar 	return tegra_power_domain_tree_desc;
6142de0384SVarun Wadekar }
6242de0384SVarun Wadekar 
6341612559SVarun Wadekar /*
6441612559SVarun Wadekar  * Table of regions to map using the MMU.
6541612559SVarun Wadekar  */
6641612559SVarun Wadekar static const mmap_region_t tegra_mmap[] = {
67ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x4000U, /* 16KB */
68b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
69b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */
70b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
714a9026d4SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_GPCDMA_BASE, 0x10000U, /* 64KB */
724a9026d4SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
73ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x8000U, /* 32KB */
74b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
75ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_MC_BASE, 0x8000U, /* 32KB */
76b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
77117dbe6cSVarun Wadekar #if !ENABLE_CONSOLE_SPE
78b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/
79b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
80b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */
81b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
82b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */
83b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
84117dbe6cSVarun Wadekar #endif
85ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_XUSB_PADCTL_BASE, 0x2000U, /* 8KB */
86b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
87ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x1000, /* 4KB */
88b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
89ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_GICC_BASE, 0x1000, /* 4KB */
90b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
91ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x1000U, /* 4KB */
92d11f5e05Ssteven kao 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
93ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x1000U, /* 4KB */
94b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
95ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x1000U, /* 4KB */
96ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
97ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_HSP_DBELL_BASE, 0x1000U, /* 4KB */
98b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
99117dbe6cSVarun Wadekar #if ENABLE_CONSOLE_SPE
100ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_CONSOLE_SPE_BASE, 0x1000U, /* 4KB */
101117dbe6cSVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
102117dbe6cSVarun Wadekar #endif
103ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_TMRUS_BASE, TEGRA_TMRUS_SIZE, /* 4KB */
104ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
105ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x1000U, /* 4KB */
106ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
107ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SMMU2_BASE, 0x800000U, /* 8MB */
108ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
109ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SMMU1_BASE, 0x800000U, /* 8MB */
110ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
111ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x800000U, /* 8MB */
112ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
113d11f5e05Ssteven kao 	MAP_REGION_FLAT(TEGRA_BPMP_IPC_TX_PHYS_BASE, 0x10000U, /* 64KB */
114d11f5e05Ssteven kao 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
115b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */
116b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
11741612559SVarun Wadekar 	{0}
11841612559SVarun Wadekar };
11941612559SVarun Wadekar 
12041612559SVarun Wadekar /*******************************************************************************
12141612559SVarun Wadekar  * Set up the pagetables as per the platform memory map & initialize the MMU
12241612559SVarun Wadekar  ******************************************************************************/
12341612559SVarun Wadekar const mmap_region_t *plat_get_mmio_map(void)
12441612559SVarun Wadekar {
12541612559SVarun Wadekar 	/* MMIO space */
12641612559SVarun Wadekar 	return tegra_mmap;
12741612559SVarun Wadekar }
12841612559SVarun Wadekar 
12941612559SVarun Wadekar /*******************************************************************************
13041612559SVarun Wadekar  * Handler to get the System Counter Frequency
13141612559SVarun Wadekar  ******************************************************************************/
132b6533b56SAnthony Zhou uint32_t plat_get_syscnt_freq2(void)
13341612559SVarun Wadekar {
13441612559SVarun Wadekar 	return 31250000;
13541612559SVarun Wadekar }
13641612559SVarun Wadekar 
137117dbe6cSVarun Wadekar #if !ENABLE_CONSOLE_SPE
13841612559SVarun Wadekar /*******************************************************************************
13941612559SVarun Wadekar  * Maximum supported UART controllers
14041612559SVarun Wadekar  ******************************************************************************/
1411c62509eSVarun Wadekar #define TEGRA194_MAX_UART_PORTS		7
14241612559SVarun Wadekar 
14341612559SVarun Wadekar /*******************************************************************************
14441612559SVarun Wadekar  * This variable holds the UART port base addresses
14541612559SVarun Wadekar  ******************************************************************************/
1461c62509eSVarun Wadekar static uint32_t tegra194_uart_addresses[TEGRA194_MAX_UART_PORTS + 1] = {
14741612559SVarun Wadekar 	0,	/* undefined - treated as an error case */
14841612559SVarun Wadekar 	TEGRA_UARTA_BASE,
14941612559SVarun Wadekar 	TEGRA_UARTB_BASE,
15041612559SVarun Wadekar 	TEGRA_UARTC_BASE,
15141612559SVarun Wadekar 	TEGRA_UARTD_BASE,
15241612559SVarun Wadekar 	TEGRA_UARTE_BASE,
15341612559SVarun Wadekar 	TEGRA_UARTF_BASE,
154b6533b56SAnthony Zhou 	TEGRA_UARTG_BASE
15541612559SVarun Wadekar };
156117dbe6cSVarun Wadekar #endif
15741612559SVarun Wadekar 
15841612559SVarun Wadekar /*******************************************************************************
159117dbe6cSVarun Wadekar  * Enable console corresponding to the console ID
16041612559SVarun Wadekar  ******************************************************************************/
161117dbe6cSVarun Wadekar void plat_enable_console(int32_t id)
16241612559SVarun Wadekar {
163117dbe6cSVarun Wadekar 	uint32_t console_clock = 0U;
16441612559SVarun Wadekar 
165117dbe6cSVarun Wadekar #if ENABLE_CONSOLE_SPE
1667b8fe2deSAndre Przywara 	static console_t spe_console;
167117dbe6cSVarun Wadekar 
168117dbe6cSVarun Wadekar 	if (id == TEGRA_CONSOLE_SPE_ID) {
169117dbe6cSVarun Wadekar 		(void)console_spe_register(TEGRA_CONSOLE_SPE_BASE,
170117dbe6cSVarun Wadekar 					   console_clock,
171117dbe6cSVarun Wadekar 					   TEGRA_CONSOLE_BAUDRATE,
172117dbe6cSVarun Wadekar 					   &spe_console);
1739536a25eSAndre Przywara 		console_set_scope(&spe_console, CONSOLE_FLAG_BOOT |
174117dbe6cSVarun Wadekar 			CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
175117dbe6cSVarun Wadekar 	}
176117dbe6cSVarun Wadekar #else
17798964f05SAndre Przywara 	static console_t uart_console;
178117dbe6cSVarun Wadekar 
179117dbe6cSVarun Wadekar 	if ((id > 0) && (id < TEGRA194_MAX_UART_PORTS)) {
180117dbe6cSVarun Wadekar 		/*
181117dbe6cSVarun Wadekar 		 * Reference clock used by the FPGAs is a lot slower.
182117dbe6cSVarun Wadekar 		 */
183117dbe6cSVarun Wadekar 		if (tegra_platform_is_fpga()) {
184117dbe6cSVarun Wadekar 			console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
185b6533b56SAnthony Zhou 		} else {
186117dbe6cSVarun Wadekar 			console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
187b6533b56SAnthony Zhou 		}
188b6533b56SAnthony Zhou 
189117dbe6cSVarun Wadekar 		(void)console_16550_register(tegra194_uart_addresses[id],
190117dbe6cSVarun Wadekar 					     console_clock,
191117dbe6cSVarun Wadekar 					     TEGRA_CONSOLE_BAUDRATE,
192117dbe6cSVarun Wadekar 					     &uart_console);
1939536a25eSAndre Przywara 		console_set_scope(&uart_console, CONSOLE_FLAG_BOOT |
194117dbe6cSVarun Wadekar 			CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
195117dbe6cSVarun Wadekar 	}
196117dbe6cSVarun Wadekar #endif
19741612559SVarun Wadekar }
19841612559SVarun Wadekar 
19941612559SVarun Wadekar /*******************************************************************************
20041612559SVarun Wadekar  * Handler for early platform setup
20141612559SVarun Wadekar  ******************************************************************************/
20241612559SVarun Wadekar void plat_early_platform_setup(void)
20341612559SVarun Wadekar {
204d55b8f6aSKalyani Chidambaram 	const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
205d55b8f6aSKalyani Chidambaram 	uint8_t enable_ccplex_lock_step = params_from_bl2->enable_ccplex_lock_step;
206d55b8f6aSKalyani Chidambaram 	uint64_t actlr_elx;
207d55b8f6aSKalyani Chidambaram 
20841612559SVarun Wadekar 	/* sanity check MCE firmware compatibility */
20941612559SVarun Wadekar 	mce_verify_firmware_version();
21041612559SVarun Wadekar 
211*8ca61538SDavid Pu #if RAS_EXTENSION
212*8ca61538SDavid Pu 	/* Enable Uncorrectable RAS error */
213*8ca61538SDavid Pu 	tegra194_ras_enable();
214*8ca61538SDavid Pu #endif
215*8ca61538SDavid Pu 
21626c1a1e7SVarun Wadekar 	/*
21726c1a1e7SVarun Wadekar 	 * Program XUSB STREAMIDs
21826c1a1e7SVarun Wadekar 	 * ======================
21926c1a1e7SVarun Wadekar 	 * T19x XUSB has support for XUSB virtualization. It will have one
220bc019041SAjay Gupta 	 * physical function (PF) and four Virtual function (VF)
221bc019041SAjay Gupta 	 *
222bc019041SAjay Gupta 	 * There were below two SIDs for XUSB until T186.
223bc019041SAjay Gupta 	 * 1) #define TEGRA_SID_XUSB_HOST    0x1bU
224bc019041SAjay Gupta 	 * 2) #define TEGRA_SID_XUSB_DEV    0x1cU
225bc019041SAjay Gupta 	 *
226bc019041SAjay Gupta 	 * We have below four new SIDs added for VF(s)
227bc019041SAjay Gupta 	 * 3) #define TEGRA_SID_XUSB_VF0    0x5dU
228bc019041SAjay Gupta 	 * 4) #define TEGRA_SID_XUSB_VF1    0x5eU
229bc019041SAjay Gupta 	 * 5) #define TEGRA_SID_XUSB_VF2    0x5fU
230bc019041SAjay Gupta 	 * 6) #define TEGRA_SID_XUSB_VF3    0x60U
231bc019041SAjay Gupta 	 *
232bc019041SAjay Gupta 	 * When virtualization is enabled then we have to disable SID override
233bc019041SAjay Gupta 	 * and program above SIDs in below newly added SID registers in XUSB
234bc019041SAjay Gupta 	 * PADCTL MMIO space. These registers are TZ protected and so need to
235bc019041SAjay Gupta 	 * be done in ATF.
236bc019041SAjay Gupta 	 * a) #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0 (0x136cU)
237bc019041SAjay Gupta 	 * b) #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0  (0x139cU)
238bc019041SAjay Gupta 	 * c) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0 (0x1370U)
239bc019041SAjay Gupta 	 * d) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1 (0x1374U)
240bc019041SAjay Gupta 	 * e) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2 (0x1378U)
241bc019041SAjay Gupta 	 * f) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3 (0x137cU)
242bc019041SAjay Gupta 	 *
243bc019041SAjay Gupta 	 * This change disables SID override and programs XUSB SIDs in
24426c1a1e7SVarun Wadekar 	 * above registers to support both virtualization and
24526c1a1e7SVarun Wadekar 	 * non-virtualization platforms
246bc019041SAjay Gupta 	 */
247db891f32SVarun Wadekar 	if (tegra_platform_is_silicon() || tegra_platform_is_fpga()) {
248db891f32SVarun Wadekar 
249bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
250bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_HOST);
251bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
252bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_VF_0, TEGRA_SID_XUSB_VF0);
253bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
254bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_VF_1, TEGRA_SID_XUSB_VF1);
255bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
256bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_VF_2, TEGRA_SID_XUSB_VF2);
257bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
258bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_VF_3, TEGRA_SID_XUSB_VF3);
259bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
260bc019041SAjay Gupta 			XUSB_PADCTL_DEV_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_DEV);
26141612559SVarun Wadekar 	}
262d55b8f6aSKalyani Chidambaram 
263d55b8f6aSKalyani Chidambaram 	/*
264d55b8f6aSKalyani Chidambaram 	 * Enable dual execution optimized translations for all ELx.
265d55b8f6aSKalyani Chidambaram 	 */
266d55b8f6aSKalyani Chidambaram 	if (enable_ccplex_lock_step != 0U) {
267d55b8f6aSKalyani Chidambaram 		actlr_elx = read_actlr_el3();
268d55b8f6aSKalyani Chidambaram 		actlr_elx |= DENVER_CPU_ENABLE_DUAL_EXEC_EL3;
269d55b8f6aSKalyani Chidambaram 		write_actlr_el3(actlr_elx);
270d55b8f6aSKalyani Chidambaram 
271d55b8f6aSKalyani Chidambaram 		actlr_elx = read_actlr_el2();
272d55b8f6aSKalyani Chidambaram 		actlr_elx |= DENVER_CPU_ENABLE_DUAL_EXEC_EL2;
273d55b8f6aSKalyani Chidambaram 		write_actlr_el2(actlr_elx);
274d55b8f6aSKalyani Chidambaram 
275d55b8f6aSKalyani Chidambaram 		actlr_elx = read_actlr_el1();
276d55b8f6aSKalyani Chidambaram 		actlr_elx |= DENVER_CPU_ENABLE_DUAL_EXEC_EL1;
277d55b8f6aSKalyani Chidambaram 		write_actlr_el1(actlr_elx);
278d55b8f6aSKalyani Chidambaram 	}
279db891f32SVarun Wadekar }
28041612559SVarun Wadekar 
2811c62509eSVarun Wadekar /* Secure IRQs for Tegra194 */
2821c62509eSVarun Wadekar static const interrupt_prop_t tegra194_interrupt_props[] = {
283d886628dSVarun Wadekar 	INTR_PROP_DESC(TEGRA_SDEI_SGI_PRIVATE, PLAT_SDEI_CRITICAL_PRI,
284d886628dSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
285adb20a17SVarun Wadekar 	INTR_PROP_DESC(TEGRA194_TOP_WDT_IRQ, PLAT_TEGRA_WDT_PRIO,
2861c62509eSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
287adb20a17SVarun Wadekar 	INTR_PROP_DESC(TEGRA194_AON_WDT_IRQ, PLAT_TEGRA_WDT_PRIO,
2881c62509eSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
28941612559SVarun Wadekar };
29041612559SVarun Wadekar 
29141612559SVarun Wadekar /*******************************************************************************
29241612559SVarun Wadekar  * Initialize the GIC and SGIs
29341612559SVarun Wadekar  ******************************************************************************/
29441612559SVarun Wadekar void plat_gic_setup(void)
29541612559SVarun Wadekar {
2961c62509eSVarun Wadekar 	tegra_gic_setup(tegra194_interrupt_props, ARRAY_SIZE(tegra194_interrupt_props));
2971c62509eSVarun Wadekar 	tegra_gic_init();
29841612559SVarun Wadekar 
29941612559SVarun Wadekar 	/*
3001c62509eSVarun Wadekar 	 * Initialize the FIQ handler
30141612559SVarun Wadekar 	 */
30241612559SVarun Wadekar 	tegra_fiq_handler_setup();
30341612559SVarun Wadekar }
30441612559SVarun Wadekar 
30541612559SVarun Wadekar /*******************************************************************************
30641612559SVarun Wadekar  * Return pointer to the BL31 params from previous bootloader
30741612559SVarun Wadekar  ******************************************************************************/
30841612559SVarun Wadekar struct tegra_bl31_params *plat_get_bl31_params(void)
30941612559SVarun Wadekar {
31033a8ba6aSSteven Kao 	uint64_t val;
31141612559SVarun Wadekar 
31233a8ba6aSSteven Kao 	val = (mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_HI_ADDR) &
31333a8ba6aSSteven Kao 		SCRATCH_BL31_PARAMS_HI_ADDR_MASK) >> SCRATCH_BL31_PARAMS_HI_ADDR_SHIFT;
31433a8ba6aSSteven Kao 	val <<= 32;
31533a8ba6aSSteven Kao 	val |= mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_LO_ADDR);
31641612559SVarun Wadekar 
31741612559SVarun Wadekar 	return (struct tegra_bl31_params *)(uintptr_t)val;
31841612559SVarun Wadekar }
31941612559SVarun Wadekar 
32041612559SVarun Wadekar /*******************************************************************************
32141612559SVarun Wadekar  * Return pointer to the BL31 platform params from previous bootloader
32241612559SVarun Wadekar  ******************************************************************************/
32341612559SVarun Wadekar plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
32441612559SVarun Wadekar {
32533a8ba6aSSteven Kao 	uint64_t val;
32641612559SVarun Wadekar 
32733a8ba6aSSteven Kao 	val = (mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_HI_ADDR) &
32833a8ba6aSSteven Kao 		SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_MASK) >> SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_SHIFT;
32933a8ba6aSSteven Kao 	val <<= 32;
33033a8ba6aSSteven Kao 	val |= mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_LO_ADDR);
33141612559SVarun Wadekar 
33241612559SVarun Wadekar 	return (plat_params_from_bl2_t *)(uintptr_t)val;
33341612559SVarun Wadekar }
334ac252f95SDilan Lee 
3355d52aea8SVarun Wadekar /*******************************************************************************
3365d52aea8SVarun Wadekar  * Handler for late platform setup
3375d52aea8SVarun Wadekar  ******************************************************************************/
338ac252f95SDilan Lee void plat_late_platform_setup(void)
339ac252f95SDilan Lee {
340a3c2c0e9SSteven Kao #if ENABLE_STRICT_CHECKING_MODE
341ac252f95SDilan Lee 	/*
342ac252f95SDilan Lee 	 * Enable strict checking after programming the GSC for
343ac252f95SDilan Lee 	 * enabling TZSRAM and TZDRAM
344ac252f95SDilan Lee 	 */
345ac252f95SDilan Lee 	mce_enable_strict_checking();
346a3c2c0e9SSteven Kao #endif
347ac252f95SDilan Lee }
3485d52aea8SVarun Wadekar 
3495d52aea8SVarun Wadekar /*******************************************************************************
3505d52aea8SVarun Wadekar  * Handler to indicate support for System Suspend
3515d52aea8SVarun Wadekar  ******************************************************************************/
3525d52aea8SVarun Wadekar bool plat_supports_system_suspend(void)
3535d52aea8SVarun Wadekar {
3545d52aea8SVarun Wadekar 	return true;
3555d52aea8SVarun Wadekar }
356