xref: /rk3399_ARM-atf/plat/nvidia/tegra/soc/t194/plat_setup.c (revision 22e4f948bccd53a8b63013ceeed956fc22f9d1ac)
141612559SVarun Wadekar /*
226c1a1e7SVarun Wadekar  * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
341612559SVarun Wadekar  *
441612559SVarun Wadekar  * SPDX-License-Identifier: BSD-3-Clause
541612559SVarun Wadekar  */
641612559SVarun Wadekar 
741612559SVarun Wadekar #include <arch_helpers.h>
841612559SVarun Wadekar #include <assert.h>
941612559SVarun Wadekar #include <bl31/bl31.h>
1041612559SVarun Wadekar #include <common/bl_common.h>
1141612559SVarun Wadekar #include <common/interrupt_props.h>
1241612559SVarun Wadekar #include <drivers/console.h>
1341612559SVarun Wadekar #include <context.h>
1441612559SVarun Wadekar #include <lib/el3_runtime/context_mgmt.h>
1541612559SVarun Wadekar #include <cortex_a57.h>
1641612559SVarun Wadekar #include <common/debug.h>
1741612559SVarun Wadekar #include <denver.h>
1841612559SVarun Wadekar #include <drivers/arm/gic_common.h>
1941612559SVarun Wadekar #include <drivers/arm/gicv2.h>
2041612559SVarun Wadekar #include <bl31/interrupt_mgmt.h>
2141612559SVarun Wadekar #include <mce.h>
22ac252f95SDilan Lee #include <mce_private.h>
2341612559SVarun Wadekar #include <plat/common/platform.h>
24117dbe6cSVarun Wadekar #include <spe.h>
2541612559SVarun Wadekar #include <tegra_def.h>
26f32e8525SVarun Wadekar #include <tegra_mc_def.h>
2741612559SVarun Wadekar #include <tegra_platform.h>
2841612559SVarun Wadekar #include <tegra_private.h>
2941612559SVarun Wadekar #include <lib/xlat_tables/xlat_tables_v2.h>
3041612559SVarun Wadekar 
31117dbe6cSVarun Wadekar /* ID for spe-console */
32117dbe6cSVarun Wadekar #define TEGRA_CONSOLE_SPE_ID		0xFE
33117dbe6cSVarun Wadekar 
3441612559SVarun Wadekar /*******************************************************************************
35*22e4f948SKalyani Chidambaram Vaidyanathan  * Structure to store the SCR addresses and its expected settings.
36*22e4f948SKalyani Chidambaram Vaidyanathan  *******************************************************************************
37*22e4f948SKalyani Chidambaram Vaidyanathan  */
38*22e4f948SKalyani Chidambaram Vaidyanathan typedef struct {
39*22e4f948SKalyani Chidambaram Vaidyanathan 	uint32_t scr_addr;
40*22e4f948SKalyani Chidambaram Vaidyanathan 	uint32_t scr_val;
41*22e4f948SKalyani Chidambaram Vaidyanathan } scr_settings_t;
42*22e4f948SKalyani Chidambaram Vaidyanathan 
43*22e4f948SKalyani Chidambaram Vaidyanathan static const scr_settings_t t194_scr_settings[] = {
44*22e4f948SKalyani Chidambaram Vaidyanathan 	{ SCRATCH_RSV68_SCR, SCRATCH_RSV68_SCR_VAL },
45*22e4f948SKalyani Chidambaram Vaidyanathan 	{ SCRATCH_RSV71_SCR, SCRATCH_RSV71_SCR_VAL },
46*22e4f948SKalyani Chidambaram Vaidyanathan 	{ SCRATCH_RSV72_SCR, SCRATCH_RSV72_SCR_VAL },
47*22e4f948SKalyani Chidambaram Vaidyanathan 	{ SCRATCH_RSV75_SCR, SCRATCH_RSV75_SCR_VAL },
48*22e4f948SKalyani Chidambaram Vaidyanathan 	{ SCRATCH_RSV81_SCR, SCRATCH_RSV81_SCR_VAL },
49*22e4f948SKalyani Chidambaram Vaidyanathan 	{ SCRATCH_RSV97_SCR, SCRATCH_RSV97_SCR_VAL },
50*22e4f948SKalyani Chidambaram Vaidyanathan 	{ SCRATCH_RSV99_SCR, SCRATCH_RSV99_SCR_VAL },
51*22e4f948SKalyani Chidambaram Vaidyanathan 	{ SCRATCH_RSV109_SCR, SCRATCH_RSV109_SCR_VAL },
52*22e4f948SKalyani Chidambaram Vaidyanathan 	{ MISCREG_SCR_SCRTZWELCK, MISCREG_SCR_SCRTZWELCK_VAL }
53*22e4f948SKalyani Chidambaram Vaidyanathan };
54*22e4f948SKalyani Chidambaram Vaidyanathan 
55*22e4f948SKalyani Chidambaram Vaidyanathan /*******************************************************************************
5641612559SVarun Wadekar  * The Tegra power domain tree has a single system level power domain i.e. a
5741612559SVarun Wadekar  * single root node. The first entry in the power domain descriptor specifies
5841612559SVarun Wadekar  * the number of power domains at the highest power level.
5941612559SVarun Wadekar  *******************************************************************************
6041612559SVarun Wadekar  */
61b6533b56SAnthony Zhou static const uint8_t tegra_power_domain_tree_desc[] = {
6241612559SVarun Wadekar 	/* No of root nodes */
6341612559SVarun Wadekar 	1,
6441612559SVarun Wadekar 	/* No of clusters */
6541612559SVarun Wadekar 	PLATFORM_CLUSTER_COUNT,
6641612559SVarun Wadekar 	/* No of CPU cores - cluster0 */
6741612559SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
6841612559SVarun Wadekar 	/* No of CPU cores - cluster1 */
691e6a7f91SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
701e6a7f91SVarun Wadekar 	/* No of CPU cores - cluster2 */
711e6a7f91SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
721e6a7f91SVarun Wadekar 	/* No of CPU cores - cluster3 */
7341612559SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER
7441612559SVarun Wadekar };
7541612559SVarun Wadekar 
7642de0384SVarun Wadekar /*******************************************************************************
7742de0384SVarun Wadekar  * This function returns the Tegra default topology tree information.
7842de0384SVarun Wadekar  ******************************************************************************/
79b6533b56SAnthony Zhou const uint8_t *plat_get_power_domain_tree_desc(void)
8042de0384SVarun Wadekar {
8142de0384SVarun Wadekar 	return tegra_power_domain_tree_desc;
8242de0384SVarun Wadekar }
8342de0384SVarun Wadekar 
8441612559SVarun Wadekar /*
8541612559SVarun Wadekar  * Table of regions to map using the MMU.
8641612559SVarun Wadekar  */
8741612559SVarun Wadekar static const mmap_region_t tegra_mmap[] = {
88ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x4000U, /* 16KB */
89b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
90b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */
91b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
924a9026d4SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_GPCDMA_BASE, 0x10000U, /* 64KB */
934a9026d4SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
94ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x8000U, /* 32KB */
95b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
96ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_MC_BASE, 0x8000U, /* 32KB */
97b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
98117dbe6cSVarun Wadekar #if !ENABLE_CONSOLE_SPE
99b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/
100b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
101b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */
102b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
103b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */
104b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
105117dbe6cSVarun Wadekar #endif
106ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_XUSB_PADCTL_BASE, 0x2000U, /* 8KB */
107b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
108ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x1000, /* 4KB */
109b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
110ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_GICC_BASE, 0x1000, /* 4KB */
111b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
112ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x1000U, /* 4KB */
113d11f5e05Ssteven kao 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
114ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x1000U, /* 4KB */
115b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
116ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x1000U, /* 4KB */
117ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
118ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_HSP_DBELL_BASE, 0x1000U, /* 4KB */
119b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
120117dbe6cSVarun Wadekar #if ENABLE_CONSOLE_SPE
121ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_CONSOLE_SPE_BASE, 0x1000U, /* 4KB */
122117dbe6cSVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
123117dbe6cSVarun Wadekar #endif
124ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_TMRUS_BASE, TEGRA_TMRUS_SIZE, /* 4KB */
125ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
126ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x1000U, /* 4KB */
127ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
128ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SMMU2_BASE, 0x800000U, /* 8MB */
129ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
130ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SMMU1_BASE, 0x800000U, /* 8MB */
131ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
132ceb12020SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x800000U, /* 8MB */
133ceb12020SVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
134d11f5e05Ssteven kao 	MAP_REGION_FLAT(TEGRA_BPMP_IPC_TX_PHYS_BASE, 0x10000U, /* 64KB */
135d11f5e05Ssteven kao 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
136b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */
137b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
13841612559SVarun Wadekar 	{0}
13941612559SVarun Wadekar };
14041612559SVarun Wadekar 
14141612559SVarun Wadekar /*******************************************************************************
14241612559SVarun Wadekar  * Set up the pagetables as per the platform memory map & initialize the MMU
14341612559SVarun Wadekar  ******************************************************************************/
14441612559SVarun Wadekar const mmap_region_t *plat_get_mmio_map(void)
14541612559SVarun Wadekar {
14641612559SVarun Wadekar 	/* MMIO space */
14741612559SVarun Wadekar 	return tegra_mmap;
14841612559SVarun Wadekar }
14941612559SVarun Wadekar 
15041612559SVarun Wadekar /*******************************************************************************
15141612559SVarun Wadekar  * Handler to get the System Counter Frequency
15241612559SVarun Wadekar  ******************************************************************************/
153b6533b56SAnthony Zhou uint32_t plat_get_syscnt_freq2(void)
15441612559SVarun Wadekar {
15541612559SVarun Wadekar 	return 31250000;
15641612559SVarun Wadekar }
15741612559SVarun Wadekar 
158117dbe6cSVarun Wadekar #if !ENABLE_CONSOLE_SPE
15941612559SVarun Wadekar /*******************************************************************************
16041612559SVarun Wadekar  * Maximum supported UART controllers
16141612559SVarun Wadekar  ******************************************************************************/
1621c62509eSVarun Wadekar #define TEGRA194_MAX_UART_PORTS		7
16341612559SVarun Wadekar 
16441612559SVarun Wadekar /*******************************************************************************
16541612559SVarun Wadekar  * This variable holds the UART port base addresses
16641612559SVarun Wadekar  ******************************************************************************/
1671c62509eSVarun Wadekar static uint32_t tegra194_uart_addresses[TEGRA194_MAX_UART_PORTS + 1] = {
16841612559SVarun Wadekar 	0,	/* undefined - treated as an error case */
16941612559SVarun Wadekar 	TEGRA_UARTA_BASE,
17041612559SVarun Wadekar 	TEGRA_UARTB_BASE,
17141612559SVarun Wadekar 	TEGRA_UARTC_BASE,
17241612559SVarun Wadekar 	TEGRA_UARTD_BASE,
17341612559SVarun Wadekar 	TEGRA_UARTE_BASE,
17441612559SVarun Wadekar 	TEGRA_UARTF_BASE,
175b6533b56SAnthony Zhou 	TEGRA_UARTG_BASE
17641612559SVarun Wadekar };
177117dbe6cSVarun Wadekar #endif
17841612559SVarun Wadekar 
17941612559SVarun Wadekar /*******************************************************************************
180117dbe6cSVarun Wadekar  * Enable console corresponding to the console ID
18141612559SVarun Wadekar  ******************************************************************************/
182117dbe6cSVarun Wadekar void plat_enable_console(int32_t id)
18341612559SVarun Wadekar {
184117dbe6cSVarun Wadekar 	uint32_t console_clock = 0U;
18541612559SVarun Wadekar 
186117dbe6cSVarun Wadekar #if ENABLE_CONSOLE_SPE
1877b8fe2deSAndre Przywara 	static console_t spe_console;
188117dbe6cSVarun Wadekar 
189117dbe6cSVarun Wadekar 	if (id == TEGRA_CONSOLE_SPE_ID) {
190117dbe6cSVarun Wadekar 		(void)console_spe_register(TEGRA_CONSOLE_SPE_BASE,
191117dbe6cSVarun Wadekar 					   console_clock,
192117dbe6cSVarun Wadekar 					   TEGRA_CONSOLE_BAUDRATE,
193117dbe6cSVarun Wadekar 					   &spe_console);
1949536a25eSAndre Przywara 		console_set_scope(&spe_console, CONSOLE_FLAG_BOOT |
195117dbe6cSVarun Wadekar 			CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
196117dbe6cSVarun Wadekar 	}
197117dbe6cSVarun Wadekar #else
19898964f05SAndre Przywara 	static console_t uart_console;
199117dbe6cSVarun Wadekar 
200117dbe6cSVarun Wadekar 	if ((id > 0) && (id < TEGRA194_MAX_UART_PORTS)) {
201117dbe6cSVarun Wadekar 		/*
202117dbe6cSVarun Wadekar 		 * Reference clock used by the FPGAs is a lot slower.
203117dbe6cSVarun Wadekar 		 */
204117dbe6cSVarun Wadekar 		if (tegra_platform_is_fpga()) {
205117dbe6cSVarun Wadekar 			console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
206b6533b56SAnthony Zhou 		} else {
207117dbe6cSVarun Wadekar 			console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
208b6533b56SAnthony Zhou 		}
209b6533b56SAnthony Zhou 
210117dbe6cSVarun Wadekar 		(void)console_16550_register(tegra194_uart_addresses[id],
211117dbe6cSVarun Wadekar 					     console_clock,
212117dbe6cSVarun Wadekar 					     TEGRA_CONSOLE_BAUDRATE,
213117dbe6cSVarun Wadekar 					     &uart_console);
2149536a25eSAndre Przywara 		console_set_scope(&uart_console, CONSOLE_FLAG_BOOT |
215117dbe6cSVarun Wadekar 			CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
216117dbe6cSVarun Wadekar 	}
217117dbe6cSVarun Wadekar #endif
21841612559SVarun Wadekar }
21941612559SVarun Wadekar 
22041612559SVarun Wadekar /*******************************************************************************
221*22e4f948SKalyani Chidambaram Vaidyanathan  * Verify SCR settings
222*22e4f948SKalyani Chidambaram Vaidyanathan  ******************************************************************************/
223*22e4f948SKalyani Chidambaram Vaidyanathan static inline bool tegra194_is_scr_valid(void)
224*22e4f948SKalyani Chidambaram Vaidyanathan {
225*22e4f948SKalyani Chidambaram Vaidyanathan 	uint32_t scr_val;
226*22e4f948SKalyani Chidambaram Vaidyanathan 	bool ret = true;
227*22e4f948SKalyani Chidambaram Vaidyanathan 
228*22e4f948SKalyani Chidambaram Vaidyanathan 	for (uint8_t i = 0U; i < ARRAY_SIZE(t194_scr_settings); i++) {
229*22e4f948SKalyani Chidambaram Vaidyanathan 		scr_val = mmio_read_32((uintptr_t)t194_scr_settings[i].scr_addr);
230*22e4f948SKalyani Chidambaram Vaidyanathan 		if (scr_val != t194_scr_settings[i].scr_val) {
231*22e4f948SKalyani Chidambaram Vaidyanathan 			ERROR("Mismatch at SCR addr = 0x%x\n", t194_scr_settings[i].scr_addr);
232*22e4f948SKalyani Chidambaram Vaidyanathan 			ret = false;
233*22e4f948SKalyani Chidambaram Vaidyanathan 		}
234*22e4f948SKalyani Chidambaram Vaidyanathan 	}
235*22e4f948SKalyani Chidambaram Vaidyanathan 	return ret;
236*22e4f948SKalyani Chidambaram Vaidyanathan }
237*22e4f948SKalyani Chidambaram Vaidyanathan 
238*22e4f948SKalyani Chidambaram Vaidyanathan /*******************************************************************************
23941612559SVarun Wadekar  * Handler for early platform setup
24041612559SVarun Wadekar  ******************************************************************************/
24141612559SVarun Wadekar void plat_early_platform_setup(void)
24241612559SVarun Wadekar {
243d55b8f6aSKalyani Chidambaram 	const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
244d55b8f6aSKalyani Chidambaram 	uint8_t enable_ccplex_lock_step = params_from_bl2->enable_ccplex_lock_step;
245d55b8f6aSKalyani Chidambaram 	uint64_t actlr_elx;
246d55b8f6aSKalyani Chidambaram 
247fbcd053cSkalyanic 	/* Verify chip id is t194 */
248fbcd053cSkalyanic 	assert(tegra_chipid_is_t194());
249fbcd053cSkalyanic 
250*22e4f948SKalyani Chidambaram Vaidyanathan 	/* Verify SCR settings */
251*22e4f948SKalyani Chidambaram Vaidyanathan 	if (tegra_platform_is_silicon()) {
252*22e4f948SKalyani Chidambaram Vaidyanathan 		assert(tegra194_is_scr_valid());
253*22e4f948SKalyani Chidambaram Vaidyanathan 	}
254*22e4f948SKalyani Chidambaram Vaidyanathan 
25541612559SVarun Wadekar 	/* sanity check MCE firmware compatibility */
25641612559SVarun Wadekar 	mce_verify_firmware_version();
25741612559SVarun Wadekar 
2588ca61538SDavid Pu #if RAS_EXTENSION
2598ca61538SDavid Pu 	/* Enable Uncorrectable RAS error */
2608ca61538SDavid Pu 	tegra194_ras_enable();
2618ca61538SDavid Pu #endif
2628ca61538SDavid Pu 
26326c1a1e7SVarun Wadekar 	/*
26426c1a1e7SVarun Wadekar 	 * Program XUSB STREAMIDs
26526c1a1e7SVarun Wadekar 	 * ======================
26626c1a1e7SVarun Wadekar 	 * T19x XUSB has support for XUSB virtualization. It will have one
267bc019041SAjay Gupta 	 * physical function (PF) and four Virtual function (VF)
268bc019041SAjay Gupta 	 *
269bc019041SAjay Gupta 	 * There were below two SIDs for XUSB until T186.
270bc019041SAjay Gupta 	 * 1) #define TEGRA_SID_XUSB_HOST    0x1bU
271bc019041SAjay Gupta 	 * 2) #define TEGRA_SID_XUSB_DEV    0x1cU
272bc019041SAjay Gupta 	 *
273bc019041SAjay Gupta 	 * We have below four new SIDs added for VF(s)
274bc019041SAjay Gupta 	 * 3) #define TEGRA_SID_XUSB_VF0    0x5dU
275bc019041SAjay Gupta 	 * 4) #define TEGRA_SID_XUSB_VF1    0x5eU
276bc019041SAjay Gupta 	 * 5) #define TEGRA_SID_XUSB_VF2    0x5fU
277bc019041SAjay Gupta 	 * 6) #define TEGRA_SID_XUSB_VF3    0x60U
278bc019041SAjay Gupta 	 *
279bc019041SAjay Gupta 	 * When virtualization is enabled then we have to disable SID override
280bc019041SAjay Gupta 	 * and program above SIDs in below newly added SID registers in XUSB
281bc019041SAjay Gupta 	 * PADCTL MMIO space. These registers are TZ protected and so need to
282bc019041SAjay Gupta 	 * be done in ATF.
283bc019041SAjay Gupta 	 * a) #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0 (0x136cU)
284bc019041SAjay Gupta 	 * b) #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0  (0x139cU)
285bc019041SAjay Gupta 	 * c) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0 (0x1370U)
286bc019041SAjay Gupta 	 * d) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1 (0x1374U)
287bc019041SAjay Gupta 	 * e) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2 (0x1378U)
288bc019041SAjay Gupta 	 * f) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3 (0x137cU)
289bc019041SAjay Gupta 	 *
290bc019041SAjay Gupta 	 * This change disables SID override and programs XUSB SIDs in
29126c1a1e7SVarun Wadekar 	 * above registers to support both virtualization and
29226c1a1e7SVarun Wadekar 	 * non-virtualization platforms
293bc019041SAjay Gupta 	 */
294db891f32SVarun Wadekar 	if (tegra_platform_is_silicon() || tegra_platform_is_fpga()) {
295db891f32SVarun Wadekar 
296bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
297bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_HOST);
298bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
299bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_VF_0, TEGRA_SID_XUSB_VF0);
300bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
301bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_VF_1, TEGRA_SID_XUSB_VF1);
302bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
303bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_VF_2, TEGRA_SID_XUSB_VF2);
304bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
305bc019041SAjay Gupta 			XUSB_PADCTL_HOST_AXI_STREAMID_VF_3, TEGRA_SID_XUSB_VF3);
306bc019041SAjay Gupta 		mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
307bc019041SAjay Gupta 			XUSB_PADCTL_DEV_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_DEV);
30841612559SVarun Wadekar 	}
309d55b8f6aSKalyani Chidambaram 
310d55b8f6aSKalyani Chidambaram 	/*
311d55b8f6aSKalyani Chidambaram 	 * Enable dual execution optimized translations for all ELx.
312d55b8f6aSKalyani Chidambaram 	 */
313d55b8f6aSKalyani Chidambaram 	if (enable_ccplex_lock_step != 0U) {
314d55b8f6aSKalyani Chidambaram 		actlr_elx = read_actlr_el3();
315d55b8f6aSKalyani Chidambaram 		actlr_elx |= DENVER_CPU_ENABLE_DUAL_EXEC_EL3;
316d55b8f6aSKalyani Chidambaram 		write_actlr_el3(actlr_elx);
317d55b8f6aSKalyani Chidambaram 
318d55b8f6aSKalyani Chidambaram 		actlr_elx = read_actlr_el2();
319d55b8f6aSKalyani Chidambaram 		actlr_elx |= DENVER_CPU_ENABLE_DUAL_EXEC_EL2;
320d55b8f6aSKalyani Chidambaram 		write_actlr_el2(actlr_elx);
321d55b8f6aSKalyani Chidambaram 
322d55b8f6aSKalyani Chidambaram 		actlr_elx = read_actlr_el1();
323d55b8f6aSKalyani Chidambaram 		actlr_elx |= DENVER_CPU_ENABLE_DUAL_EXEC_EL1;
324d55b8f6aSKalyani Chidambaram 		write_actlr_el1(actlr_elx);
325d55b8f6aSKalyani Chidambaram 	}
326db891f32SVarun Wadekar }
32741612559SVarun Wadekar 
3281c62509eSVarun Wadekar /* Secure IRQs for Tegra194 */
3291c62509eSVarun Wadekar static const interrupt_prop_t tegra194_interrupt_props[] = {
330d886628dSVarun Wadekar 	INTR_PROP_DESC(TEGRA_SDEI_SGI_PRIVATE, PLAT_SDEI_CRITICAL_PRI,
331d886628dSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
332adb20a17SVarun Wadekar 	INTR_PROP_DESC(TEGRA194_TOP_WDT_IRQ, PLAT_TEGRA_WDT_PRIO,
3331c62509eSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
33441612559SVarun Wadekar };
33541612559SVarun Wadekar 
33641612559SVarun Wadekar /*******************************************************************************
33741612559SVarun Wadekar  * Initialize the GIC and SGIs
33841612559SVarun Wadekar  ******************************************************************************/
33941612559SVarun Wadekar void plat_gic_setup(void)
34041612559SVarun Wadekar {
3411c62509eSVarun Wadekar 	tegra_gic_setup(tegra194_interrupt_props, ARRAY_SIZE(tegra194_interrupt_props));
3421c62509eSVarun Wadekar 	tegra_gic_init();
34341612559SVarun Wadekar 
34441612559SVarun Wadekar 	/*
3451c62509eSVarun Wadekar 	 * Initialize the FIQ handler
34641612559SVarun Wadekar 	 */
34741612559SVarun Wadekar 	tegra_fiq_handler_setup();
34841612559SVarun Wadekar }
34941612559SVarun Wadekar 
35041612559SVarun Wadekar /*******************************************************************************
35141612559SVarun Wadekar  * Return pointer to the BL31 params from previous bootloader
35241612559SVarun Wadekar  ******************************************************************************/
35341612559SVarun Wadekar struct tegra_bl31_params *plat_get_bl31_params(void)
35441612559SVarun Wadekar {
35533a8ba6aSSteven Kao 	uint64_t val;
35641612559SVarun Wadekar 
35733a8ba6aSSteven Kao 	val = (mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_HI_ADDR) &
35833a8ba6aSSteven Kao 		SCRATCH_BL31_PARAMS_HI_ADDR_MASK) >> SCRATCH_BL31_PARAMS_HI_ADDR_SHIFT;
35933a8ba6aSSteven Kao 	val <<= 32;
36033a8ba6aSSteven Kao 	val |= mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_LO_ADDR);
36141612559SVarun Wadekar 
36241612559SVarun Wadekar 	return (struct tegra_bl31_params *)(uintptr_t)val;
36341612559SVarun Wadekar }
36441612559SVarun Wadekar 
36541612559SVarun Wadekar /*******************************************************************************
36641612559SVarun Wadekar  * Return pointer to the BL31 platform params from previous bootloader
36741612559SVarun Wadekar  ******************************************************************************/
36841612559SVarun Wadekar plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
36941612559SVarun Wadekar {
37033a8ba6aSSteven Kao 	uint64_t val;
37141612559SVarun Wadekar 
37233a8ba6aSSteven Kao 	val = (mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_HI_ADDR) &
37333a8ba6aSSteven Kao 		SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_MASK) >> SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_SHIFT;
37433a8ba6aSSteven Kao 	val <<= 32;
37533a8ba6aSSteven Kao 	val |= mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_LO_ADDR);
37641612559SVarun Wadekar 
37741612559SVarun Wadekar 	return (plat_params_from_bl2_t *)(uintptr_t)val;
37841612559SVarun Wadekar }
379ac252f95SDilan Lee 
3805d52aea8SVarun Wadekar /*******************************************************************************
3815d52aea8SVarun Wadekar  * Handler for late platform setup
3825d52aea8SVarun Wadekar  ******************************************************************************/
383ac252f95SDilan Lee void plat_late_platform_setup(void)
384ac252f95SDilan Lee {
385a3c2c0e9SSteven Kao #if ENABLE_STRICT_CHECKING_MODE
386ac252f95SDilan Lee 	/*
387ac252f95SDilan Lee 	 * Enable strict checking after programming the GSC for
388ac252f95SDilan Lee 	 * enabling TZSRAM and TZDRAM
389ac252f95SDilan Lee 	 */
390ac252f95SDilan Lee 	mce_enable_strict_checking();
391a3c2c0e9SSteven Kao #endif
392ac252f95SDilan Lee }
3935d52aea8SVarun Wadekar 
3945d52aea8SVarun Wadekar /*******************************************************************************
3955d52aea8SVarun Wadekar  * Handler to indicate support for System Suspend
3965d52aea8SVarun Wadekar  ******************************************************************************/
3975d52aea8SVarun Wadekar bool plat_supports_system_suspend(void)
3985d52aea8SVarun Wadekar {
3995d52aea8SVarun Wadekar 	return true;
4005d52aea8SVarun Wadekar }
401