xref: /rk3399_ARM-atf/plat/nvidia/tegra/soc/t194/plat_setup.c (revision 117dbe6ce91b85763d5d63964fb3b458462fddf8)
141612559SVarun Wadekar /*
241612559SVarun Wadekar  * Copyright (c) 2019, NVIDIA CORPORATION. All rights reserved.
341612559SVarun Wadekar  *
441612559SVarun Wadekar  * SPDX-License-Identifier: BSD-3-Clause
541612559SVarun Wadekar  */
641612559SVarun Wadekar 
741612559SVarun Wadekar #include <arch_helpers.h>
841612559SVarun Wadekar #include <assert.h>
941612559SVarun Wadekar #include <bl31/bl31.h>
1041612559SVarun Wadekar #include <common/bl_common.h>
1141612559SVarun Wadekar #include <common/interrupt_props.h>
1241612559SVarun Wadekar #include <drivers/console.h>
1341612559SVarun Wadekar #include <context.h>
1441612559SVarun Wadekar #include <lib/el3_runtime/context_mgmt.h>
1541612559SVarun Wadekar #include <cortex_a57.h>
1641612559SVarun Wadekar #include <common/debug.h>
1741612559SVarun Wadekar #include <denver.h>
1841612559SVarun Wadekar #include <drivers/arm/gic_common.h>
1941612559SVarun Wadekar #include <drivers/arm/gicv2.h>
2041612559SVarun Wadekar #include <bl31/interrupt_mgmt.h>
2141612559SVarun Wadekar #include <mce.h>
22ac252f95SDilan Lee #include <mce_private.h>
2341612559SVarun Wadekar #include <plat/common/platform.h>
24*117dbe6cSVarun Wadekar #include <spe.h>
2541612559SVarun Wadekar #include <tegra_def.h>
26f32e8525SVarun Wadekar #include <tegra_mc_def.h>
2741612559SVarun Wadekar #include <tegra_platform.h>
2841612559SVarun Wadekar #include <tegra_private.h>
2941612559SVarun Wadekar #include <lib/xlat_tables/xlat_tables_v2.h>
3041612559SVarun Wadekar 
31*117dbe6cSVarun Wadekar /* ID for spe-console */
32*117dbe6cSVarun Wadekar #define TEGRA_CONSOLE_SPE_ID		0xFE
33*117dbe6cSVarun Wadekar 
3441612559SVarun Wadekar /*******************************************************************************
3541612559SVarun Wadekar  * The Tegra power domain tree has a single system level power domain i.e. a
3641612559SVarun Wadekar  * single root node. The first entry in the power domain descriptor specifies
3741612559SVarun Wadekar  * the number of power domains at the highest power level.
3841612559SVarun Wadekar  *******************************************************************************
3941612559SVarun Wadekar  */
40b6533b56SAnthony Zhou static const uint8_t tegra_power_domain_tree_desc[] = {
4141612559SVarun Wadekar 	/* No of root nodes */
4241612559SVarun Wadekar 	1,
4341612559SVarun Wadekar 	/* No of clusters */
4441612559SVarun Wadekar 	PLATFORM_CLUSTER_COUNT,
4541612559SVarun Wadekar 	/* No of CPU cores - cluster0 */
4641612559SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
4741612559SVarun Wadekar 	/* No of CPU cores - cluster1 */
481e6a7f91SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
491e6a7f91SVarun Wadekar 	/* No of CPU cores - cluster2 */
501e6a7f91SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
511e6a7f91SVarun Wadekar 	/* No of CPU cores - cluster3 */
5241612559SVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER
5341612559SVarun Wadekar };
5441612559SVarun Wadekar 
5542de0384SVarun Wadekar /*******************************************************************************
5642de0384SVarun Wadekar  * This function returns the Tegra default topology tree information.
5742de0384SVarun Wadekar  ******************************************************************************/
58b6533b56SAnthony Zhou const uint8_t *plat_get_power_domain_tree_desc(void)
5942de0384SVarun Wadekar {
6042de0384SVarun Wadekar 	return tegra_power_domain_tree_desc;
6142de0384SVarun Wadekar }
6242de0384SVarun Wadekar 
6341612559SVarun Wadekar /*
6441612559SVarun Wadekar  * Table of regions to map using the MMU.
6541612559SVarun Wadekar  */
6641612559SVarun Wadekar static const mmap_region_t tegra_mmap[] = {
67b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000U, /* 64KB */
68b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
69b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */
70b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
71b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000U, /* 64KB */
72b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
73b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000U, /* 64KB */
74b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
75*117dbe6cSVarun Wadekar #if !ENABLE_CONSOLE_SPE
76b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/
77b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
78b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */
79b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
80b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */
81b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
82*117dbe6cSVarun Wadekar #endif
83b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000U, /* 64KB */
84b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
85b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000U, /* 128KB */
86b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
87b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000U, /* 64KB */
88b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
89b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000U, /* 64KB */
90b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
91b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000U, /* 64KB */
92b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
93*117dbe6cSVarun Wadekar #if ENABLE_CONSOLE_SPE
94*117dbe6cSVarun Wadekar 	MAP_REGION_FLAT(TEGRA_AON_HSP_SM_6_7_BASE, 0x10000U, /* 64KB */
95*117dbe6cSVarun Wadekar 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
96*117dbe6cSVarun Wadekar #endif
97b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */
98b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
99b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000U, /* 256KB */
100b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
101b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000U, /* 64KB */
102b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
103b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000U, /* 384KB */
104b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
105b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000U, /* 64KB */
106b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
107b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_SMMU1_BASE, 0x1000000U, /* 64KB */
108b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
109b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_SMMU2_BASE, 0x1000000U, /* 64KB */
110b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
111b6533b56SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_XUSB_PADCTL_BASE, 0x10000U, /* 64KB */
112b6533b56SAnthony Zhou 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE),
11341612559SVarun Wadekar 	{0}
11441612559SVarun Wadekar };
11541612559SVarun Wadekar 
11641612559SVarun Wadekar /*******************************************************************************
11741612559SVarun Wadekar  * Set up the pagetables as per the platform memory map & initialize the MMU
11841612559SVarun Wadekar  ******************************************************************************/
11941612559SVarun Wadekar const mmap_region_t *plat_get_mmio_map(void)
12041612559SVarun Wadekar {
12141612559SVarun Wadekar 	/* MMIO space */
12241612559SVarun Wadekar 	return tegra_mmap;
12341612559SVarun Wadekar }
12441612559SVarun Wadekar 
12541612559SVarun Wadekar /*******************************************************************************
12641612559SVarun Wadekar  * Handler to get the System Counter Frequency
12741612559SVarun Wadekar  ******************************************************************************/
128b6533b56SAnthony Zhou uint32_t plat_get_syscnt_freq2(void)
12941612559SVarun Wadekar {
13041612559SVarun Wadekar 	return 31250000;
13141612559SVarun Wadekar }
13241612559SVarun Wadekar 
133*117dbe6cSVarun Wadekar #if !ENABLE_CONSOLE_SPE
13441612559SVarun Wadekar /*******************************************************************************
13541612559SVarun Wadekar  * Maximum supported UART controllers
13641612559SVarun Wadekar  ******************************************************************************/
1371c62509eSVarun Wadekar #define TEGRA194_MAX_UART_PORTS		7
13841612559SVarun Wadekar 
13941612559SVarun Wadekar /*******************************************************************************
14041612559SVarun Wadekar  * This variable holds the UART port base addresses
14141612559SVarun Wadekar  ******************************************************************************/
1421c62509eSVarun Wadekar static uint32_t tegra194_uart_addresses[TEGRA194_MAX_UART_PORTS + 1] = {
14341612559SVarun Wadekar 	0,	/* undefined - treated as an error case */
14441612559SVarun Wadekar 	TEGRA_UARTA_BASE,
14541612559SVarun Wadekar 	TEGRA_UARTB_BASE,
14641612559SVarun Wadekar 	TEGRA_UARTC_BASE,
14741612559SVarun Wadekar 	TEGRA_UARTD_BASE,
14841612559SVarun Wadekar 	TEGRA_UARTE_BASE,
14941612559SVarun Wadekar 	TEGRA_UARTF_BASE,
150b6533b56SAnthony Zhou 	TEGRA_UARTG_BASE
15141612559SVarun Wadekar };
152*117dbe6cSVarun Wadekar #endif
15341612559SVarun Wadekar 
15441612559SVarun Wadekar /*******************************************************************************
155*117dbe6cSVarun Wadekar  * Enable console corresponding to the console ID
15641612559SVarun Wadekar  ******************************************************************************/
157*117dbe6cSVarun Wadekar void plat_enable_console(int32_t id)
15841612559SVarun Wadekar {
159*117dbe6cSVarun Wadekar 	uint32_t console_clock = 0U;
16041612559SVarun Wadekar 
161*117dbe6cSVarun Wadekar #if ENABLE_CONSOLE_SPE
162*117dbe6cSVarun Wadekar 	static console_spe_t spe_console;
163*117dbe6cSVarun Wadekar 
164*117dbe6cSVarun Wadekar 	if (id == TEGRA_CONSOLE_SPE_ID) {
165*117dbe6cSVarun Wadekar 		(void)console_spe_register(TEGRA_CONSOLE_SPE_BASE,
166*117dbe6cSVarun Wadekar 					   console_clock,
167*117dbe6cSVarun Wadekar 					   TEGRA_CONSOLE_BAUDRATE,
168*117dbe6cSVarun Wadekar 					   &spe_console);
169*117dbe6cSVarun Wadekar 		console_set_scope(&spe_console.console, CONSOLE_FLAG_BOOT |
170*117dbe6cSVarun Wadekar 			CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
171*117dbe6cSVarun Wadekar 	}
172*117dbe6cSVarun Wadekar #else
173*117dbe6cSVarun Wadekar 	static console_16550_t uart_console;
174*117dbe6cSVarun Wadekar 
175*117dbe6cSVarun Wadekar 	if ((id > 0) && (id < TEGRA194_MAX_UART_PORTS)) {
176*117dbe6cSVarun Wadekar 		/*
177*117dbe6cSVarun Wadekar 		 * Reference clock used by the FPGAs is a lot slower.
178*117dbe6cSVarun Wadekar 		 */
179*117dbe6cSVarun Wadekar 		if (tegra_platform_is_fpga()) {
180*117dbe6cSVarun Wadekar 			console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
181b6533b56SAnthony Zhou 		} else {
182*117dbe6cSVarun Wadekar 			console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
183b6533b56SAnthony Zhou 		}
184b6533b56SAnthony Zhou 
185*117dbe6cSVarun Wadekar 		(void)console_16550_register(tegra194_uart_addresses[id],
186*117dbe6cSVarun Wadekar 					     console_clock,
187*117dbe6cSVarun Wadekar 					     TEGRA_CONSOLE_BAUDRATE,
188*117dbe6cSVarun Wadekar 					     &uart_console);
189*117dbe6cSVarun Wadekar 		console_set_scope(&uart_console.console, CONSOLE_FLAG_BOOT |
190*117dbe6cSVarun Wadekar 			CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
191*117dbe6cSVarun Wadekar 	}
192*117dbe6cSVarun Wadekar #endif
19341612559SVarun Wadekar }
19441612559SVarun Wadekar 
19541612559SVarun Wadekar /*******************************************************************************
19641612559SVarun Wadekar  * Handler for early platform setup
19741612559SVarun Wadekar  ******************************************************************************/
19841612559SVarun Wadekar void plat_early_platform_setup(void)
19941612559SVarun Wadekar {
20041612559SVarun Wadekar 
20141612559SVarun Wadekar 	/* sanity check MCE firmware compatibility */
20241612559SVarun Wadekar 	mce_verify_firmware_version();
20341612559SVarun Wadekar 
204bc019041SAjay Gupta 	/* Program XUSB STREAMIDs
205bc019041SAjay Gupta 	 * Xavier XUSB has support for XUSB virtualization. It will have one
206bc019041SAjay Gupta 	 * physical function (PF) and four Virtual function (VF)
207bc019041SAjay Gupta 	 *
208bc019041SAjay Gupta 	 * There were below two SIDs for XUSB until T186.
209bc019041SAjay Gupta 	 * 1) #define TEGRA_SID_XUSB_HOST    0x1bU
210bc019041SAjay Gupta 	 * 2) #define TEGRA_SID_XUSB_DEV    0x1cU
211bc019041SAjay Gupta 	 *
212bc019041SAjay Gupta 	 * We have below four new SIDs added for VF(s)
213bc019041SAjay Gupta 	 * 3) #define TEGRA_SID_XUSB_VF0    0x5dU
214bc019041SAjay Gupta 	 * 4) #define TEGRA_SID_XUSB_VF1    0x5eU
215bc019041SAjay Gupta 	 * 5) #define TEGRA_SID_XUSB_VF2    0x5fU
216bc019041SAjay Gupta 	 * 6) #define TEGRA_SID_XUSB_VF3    0x60U
217bc019041SAjay Gupta 	 *
218bc019041SAjay Gupta 	 * When virtualization is enabled then we have to disable SID override
219bc019041SAjay Gupta 	 * and program above SIDs in below newly added SID registers in XUSB
220bc019041SAjay Gupta 	 * PADCTL MMIO space. These registers are TZ protected and so need to
221bc019041SAjay Gupta 	 * be done in ATF.
222bc019041SAjay Gupta 	 * a) #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0 (0x136cU)
223bc019041SAjay Gupta 	 * b) #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0  (0x139cU)
224bc019041SAjay Gupta 	 * c) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0 (0x1370U)
225bc019041SAjay Gupta 	 * d) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1 (0x1374U)
226bc019041SAjay Gupta 	 * e) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2 (0x1378U)
227bc019041SAjay Gupta 	 * f) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3 (0x137cU)
228bc019041SAjay Gupta 	 *
229bc019041SAjay Gupta 	 * This change disables SID override and programs XUSB SIDs in
230bc019041SAjay Gupta 	 * above registers to support both virtualization and non-virtualization
231bc019041SAjay Gupta 	 *
232bc019041SAjay Gupta 	 * Known Limitations:
233bc019041SAjay Gupta 	 * If xusb interface disables SMMU in XUSB DT in non-virtualization
234bc019041SAjay Gupta 	 * setup then there will be SMMU fault. We need to use WAR at
235b6533b56SAnthony Zhou 	 * https:\\git-master.nvidia.com/r/1529227/ to the issue.
236bc019041SAjay Gupta 	 *
237bc019041SAjay Gupta 	 * More details can be found in the bug 1971161
238bc019041SAjay Gupta 	 */
239bc019041SAjay Gupta 	mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
240bc019041SAjay Gupta 		XUSB_PADCTL_HOST_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_HOST);
241bc019041SAjay Gupta 	mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
242bc019041SAjay Gupta 		XUSB_PADCTL_HOST_AXI_STREAMID_VF_0, TEGRA_SID_XUSB_VF0);
243bc019041SAjay Gupta 	mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
244bc019041SAjay Gupta 		XUSB_PADCTL_HOST_AXI_STREAMID_VF_1, TEGRA_SID_XUSB_VF1);
245bc019041SAjay Gupta 	mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
246bc019041SAjay Gupta 		XUSB_PADCTL_HOST_AXI_STREAMID_VF_2, TEGRA_SID_XUSB_VF2);
247bc019041SAjay Gupta 	mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
248bc019041SAjay Gupta 		XUSB_PADCTL_HOST_AXI_STREAMID_VF_3, TEGRA_SID_XUSB_VF3);
249bc019041SAjay Gupta 	mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
250bc019041SAjay Gupta 		XUSB_PADCTL_DEV_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_DEV);
25141612559SVarun Wadekar }
25241612559SVarun Wadekar 
2531c62509eSVarun Wadekar /* Secure IRQs for Tegra194 */
2541c62509eSVarun Wadekar static const interrupt_prop_t tegra194_interrupt_props[] = {
2551c62509eSVarun Wadekar 	INTR_PROP_DESC(TEGRA194_TOP_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
2561c62509eSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
2571c62509eSVarun Wadekar 	INTR_PROP_DESC(TEGRA194_AON_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
2581c62509eSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
25941612559SVarun Wadekar };
26041612559SVarun Wadekar 
26141612559SVarun Wadekar /*******************************************************************************
26241612559SVarun Wadekar  * Initialize the GIC and SGIs
26341612559SVarun Wadekar  ******************************************************************************/
26441612559SVarun Wadekar void plat_gic_setup(void)
26541612559SVarun Wadekar {
2661c62509eSVarun Wadekar 	tegra_gic_setup(tegra194_interrupt_props, ARRAY_SIZE(tegra194_interrupt_props));
2671c62509eSVarun Wadekar 	tegra_gic_init();
26841612559SVarun Wadekar 
26941612559SVarun Wadekar 	/*
2701c62509eSVarun Wadekar 	 * Initialize the FIQ handler
27141612559SVarun Wadekar 	 */
27241612559SVarun Wadekar 	tegra_fiq_handler_setup();
27341612559SVarun Wadekar }
27441612559SVarun Wadekar 
27541612559SVarun Wadekar /*******************************************************************************
27641612559SVarun Wadekar  * Return pointer to the BL31 params from previous bootloader
27741612559SVarun Wadekar  ******************************************************************************/
27841612559SVarun Wadekar struct tegra_bl31_params *plat_get_bl31_params(void)
27941612559SVarun Wadekar {
28041612559SVarun Wadekar 	uint32_t val;
28141612559SVarun Wadekar 
282192fd367SSteven Kao 	val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_ADDR);
28341612559SVarun Wadekar 
28441612559SVarun Wadekar 	return (struct tegra_bl31_params *)(uintptr_t)val;
28541612559SVarun Wadekar }
28641612559SVarun Wadekar 
28741612559SVarun Wadekar /*******************************************************************************
28841612559SVarun Wadekar  * Return pointer to the BL31 platform params from previous bootloader
28941612559SVarun Wadekar  ******************************************************************************/
29041612559SVarun Wadekar plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
29141612559SVarun Wadekar {
29241612559SVarun Wadekar 	uint32_t val;
29341612559SVarun Wadekar 
294192fd367SSteven Kao 	val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_ADDR);
29541612559SVarun Wadekar 
29641612559SVarun Wadekar 	return (plat_params_from_bl2_t *)(uintptr_t)val;
29741612559SVarun Wadekar }
298ac252f95SDilan Lee 
299ac252f95SDilan Lee void plat_late_platform_setup(void)
300ac252f95SDilan Lee {
301ac252f95SDilan Lee 	/*
302ac252f95SDilan Lee 	 * Enable strict checking after programming the GSC for
303ac252f95SDilan Lee 	 * enabling TZSRAM and TZDRAM
304ac252f95SDilan Lee 	 */
305ac252f95SDilan Lee 	mce_enable_strict_checking();
306ac252f95SDilan Lee }
307