xref: /rk3399_ARM-atf/plat/nvidia/tegra/soc/t194/drivers/se/se_private.h (revision 56887791e2ea64fddef0730de97bdddcae48fcf1)
1f1f72019SOlivier Deprez /*
2f1f72019SOlivier Deprez  * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
322c72f2aSVarun Wadekar  * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
46eb3c188SSteven Kao  *
56eb3c188SSteven Kao  * SPDX-License-Identifier: BSD-3-Clause
66eb3c188SSteven Kao  */
76eb3c188SSteven Kao 
822c72f2aSVarun Wadekar #ifndef SE_PRIVATE_H
922c72f2aSVarun Wadekar #define SE_PRIVATE_H
106eb3c188SSteven Kao 
116eb3c188SSteven Kao #include <lib/utils_def.h>
12*029dd14eSJeetesh Burman #include <tegra_def.h>
13*029dd14eSJeetesh Burman 
14*029dd14eSJeetesh Burman /* SE0 security register */
15*029dd14eSJeetesh Burman #define SE0_SECURITY				U(0x18)
16*029dd14eSJeetesh Burman #define SE0_SECURITY_SE_SOFT_SETTING		(((uint32_t)1) << 16U)
17*029dd14eSJeetesh Burman 
18*029dd14eSJeetesh Burman /* SE0 SHA GSCID register */
19*029dd14eSJeetesh Burman #define SE0_SHA_GSCID_0				U(0x100)
20*029dd14eSJeetesh Burman 
21*029dd14eSJeetesh Burman /* SE0 config register */
22*029dd14eSJeetesh Burman #define SE0_SHA_CONFIG				U(0x104)
23*029dd14eSJeetesh Burman #define SE0_SHA_TASK_CONFIG			U(0x108)
24*029dd14eSJeetesh Burman #define SE0_SHA_CONFIG_HW_INIT_HASH		(((uint32_t)1) << 0U)
25*029dd14eSJeetesh Burman #define SE0_SHA_CONFIG_HW_INIT_HASH_DISABLE	U(0)
26*029dd14eSJeetesh Burman 
27*029dd14eSJeetesh Burman #define SE0_CONFIG_ENC_ALG_SHIFT		U(12)
28*029dd14eSJeetesh Burman #define SE0_CONFIG_ENC_ALG_SHA	\
29*029dd14eSJeetesh Burman 		(((uint32_t)3) << SE0_CONFIG_ENC_ALG_SHIFT)
30*029dd14eSJeetesh Burman #define SE0_CONFIG_DEC_ALG_SHIFT		U(8)
31*029dd14eSJeetesh Burman #define SE0_CONFIG_DEC_ALG_NOP	\
32*029dd14eSJeetesh Burman 		(((uint32_t)0) << SE0_CONFIG_DEC_ALG_SHIFT)
33*029dd14eSJeetesh Burman #define SE0_CONFIG_DST_SHIFT			U(2)
34*029dd14eSJeetesh Burman #define SE0_CONFIG_DST_HASHREG	\
35*029dd14eSJeetesh Burman 		(((uint32_t)1) << SE0_CONFIG_DST_SHIFT)
36*029dd14eSJeetesh Burman #define SHA256_HASH_SIZE_BYTES			U(256)
37*029dd14eSJeetesh Burman 
38*029dd14eSJeetesh Burman #define SE0_CONFIG_ENC_MODE_SHIFT		U(24)
39*029dd14eSJeetesh Burman #define SE0_CONFIG_ENC_MODE_SHA256	\
40*029dd14eSJeetesh Burman 			(((uint32_t)5) << SE0_CONFIG_ENC_MODE_SHIFT)
41*029dd14eSJeetesh Burman 
42*029dd14eSJeetesh Burman /* SHA input message length */
43*029dd14eSJeetesh Burman #define SE0_IN_ADDR				U(0x10c)
44*029dd14eSJeetesh Burman #define SE0_IN_HI_ADDR_HI			U(0x110)
45*029dd14eSJeetesh Burman #define SE0_IN_HI_ADDR_HI_0_MSB_SHIFT		U(24)
46*029dd14eSJeetesh Burman 
47*029dd14eSJeetesh Burman /* SHA input message length */
48*029dd14eSJeetesh Burman #define SE0_SHA_MSG_LENGTH_0			U(0x11c)
49*029dd14eSJeetesh Burman #define SE0_SHA_MSG_LENGTH_1			U(0x120)
50*029dd14eSJeetesh Burman #define SE0_SHA_MSG_LENGTH_2			U(0x124)
51*029dd14eSJeetesh Burman #define SE0_SHA_MSG_LENGTH_3			U(0x128)
52*029dd14eSJeetesh Burman 
53*029dd14eSJeetesh Burman /* SHA input message left  */
54*029dd14eSJeetesh Burman #define SE0_SHA_MSG_LEFT_0			U(0x12c)
55*029dd14eSJeetesh Burman #define SE0_SHA_MSG_LEFT_1			U(0x130)
56*029dd14eSJeetesh Burman #define SE0_SHA_MSG_LEFT_2			U(0x134)
57*029dd14eSJeetesh Burman #define SE0_SHA_MSG_LEFT_3			U(0x138)
58*029dd14eSJeetesh Burman 
59*029dd14eSJeetesh Burman /* SE HASH-RESULT */
60*029dd14eSJeetesh Burman #define SE0_SHA_HASH_RESULT_0			U(0x13c)
61*029dd14eSJeetesh Burman 
62*029dd14eSJeetesh Burman /* SE OPERATION */
63*029dd14eSJeetesh Burman #define SE0_OPERATION_REG_OFFSET		U(0x17c)
64*029dd14eSJeetesh Burman #define SE0_UNIT_OPERATION_PKT_LASTBUF_SHIFT	U(16)
65*029dd14eSJeetesh Burman #define SE0_UNIT_OPERATION_PKT_LASTBUF_FIELD	\
66*029dd14eSJeetesh Burman 		((uint32_t)0x1 << SE0_UNIT_OPERATION_PKT_LASTBUF_SHIFT)
67*029dd14eSJeetesh Burman #define SE0_OPERATION_SHIFT			U(0)
68*029dd14eSJeetesh Burman #define SE0_OP_START	\
69*029dd14eSJeetesh Burman 		(((uint32_t)0x1) << SE0_OPERATION_SHIFT)
70*029dd14eSJeetesh Burman 
71*029dd14eSJeetesh Burman /* SE Interrupt */
72*029dd14eSJeetesh Burman #define SE0_SHA_INT_ENABLE			U(0x180)
73*029dd14eSJeetesh Burman 
74*029dd14eSJeetesh Burman #define SE0_INT_STATUS_REG_OFFSET		U(0x184)
75*029dd14eSJeetesh Burman #define SE0_INT_OP_DONE_SHIFT			U(4)
76*029dd14eSJeetesh Burman #define SE0_INT_OP_DONE_CLEAR	\
77*029dd14eSJeetesh Burman 		(((uint32_t)0U) << SE0_INT_OP_DONE_SHIFT)
78*029dd14eSJeetesh Burman #define SE0_INT_OP_DONE(x)	\
79*029dd14eSJeetesh Burman 		((x) & (((uint32_t)0x1U) << SE0_INT_OP_DONE_SHIFT))
80*029dd14eSJeetesh Burman 
81*029dd14eSJeetesh Burman /* SE SHA Status */
82*029dd14eSJeetesh Burman #define SE0_SHA_STATUS_0			U(0x188)
83*029dd14eSJeetesh Burman #define SE0_SHA_STATUS_IDLE			U(0)
84*029dd14eSJeetesh Burman 
85*029dd14eSJeetesh Burman /* SE error status */
86*029dd14eSJeetesh Burman #define SE0_ERR_STATUS_REG_OFFSET		U(0x18c)
87*029dd14eSJeetesh Burman #define SE0_ERR_STATUS_CLEAR			U(0)
88*029dd14eSJeetesh Burman 
89*029dd14eSJeetesh Burman /* SE error status */
90*029dd14eSJeetesh Burman #define SECURE_SCRATCH_TZDRAM_SHA256_HASH_START	SECURE_SCRATCH_RSV68_LO
91*029dd14eSJeetesh Burman #define SECURE_SCRATCH_TZDRAM_SHA256_HASH_END	SECURE_SCRATCH_RSV71_HI
926eb3c188SSteven Kao 
936eb3c188SSteven Kao /* SE0_INT_ENABLE_0 */
946eb3c188SSteven Kao #define SE0_INT_ENABLE				U(0x88)
956eb3c188SSteven Kao #define  SE0_DISABLE_ALL_INT			U(0x0)
966eb3c188SSteven Kao 
976eb3c188SSteven Kao /* SE0_INT_STATUS_0 */
986eb3c188SSteven Kao #define SE0_INT_STATUS				U(0x8C)
996eb3c188SSteven Kao #define  SE0_CLEAR_ALL_INT_STATUS		U(0x3F)
1006eb3c188SSteven Kao 
1016eb3c188SSteven Kao /* SE0_SHA_INT_STATUS_0 */
1026eb3c188SSteven Kao #define SHA_INT_STATUS				U(0x184)
1036eb3c188SSteven Kao #define SHA_SE_OP_DONE				(U(1) << 4)
1046eb3c188SSteven Kao 
1056eb3c188SSteven Kao /* SE0_SHA_ERR_STATUS_0 */
1066eb3c188SSteven Kao #define SHA_ERR_STATUS				U(0x18C)
1076eb3c188SSteven Kao 
1086eb3c188SSteven Kao /* SE0_AES0_INT_STATUS_0 */
1096eb3c188SSteven Kao #define AES0_INT_STATUS				U(0x2F0)
1106eb3c188SSteven Kao #define  AES0_SE_OP_DONE			(U(1) << 4)
1116eb3c188SSteven Kao 
1126eb3c188SSteven Kao /* SE0_AES0_ERR_STATUS_0 */
1136eb3c188SSteven Kao #define AES0_ERR_STATUS				U(0x2F8)
1146eb3c188SSteven Kao 
1156eb3c188SSteven Kao /* SE0_AES1_INT_STATUS_0 */
1166eb3c188SSteven Kao #define AES1_INT_STATUS				U(0x4F0)
1176eb3c188SSteven Kao 
1186eb3c188SSteven Kao /* SE0_AES1_ERR_STATUS_0 */
1196eb3c188SSteven Kao #define AES1_ERR_STATUS				U(0x4F8)
1206eb3c188SSteven Kao 
1216eb3c188SSteven Kao /* SE0_RSA_INT_STATUS_0 */
1226eb3c188SSteven Kao #define RSA_INT_STATUS				U(0x758)
1236eb3c188SSteven Kao 
1246eb3c188SSteven Kao /* SE0_RSA_ERR_STATUS_0 */
1256eb3c188SSteven Kao #define RSA_ERR_STATUS				U(0x760)
1266eb3c188SSteven Kao 
1276eb3c188SSteven Kao /* SE0_AES0_OPERATION_0 */
1286eb3c188SSteven Kao #define AES0_OPERATION				U(0x238)
1296eb3c188SSteven Kao #define  OP_MASK_BITS				U(0x7)
1306eb3c188SSteven Kao #define  SE_OP_CTX_SAVE				U(0x3)
1316eb3c188SSteven Kao 
1326eb3c188SSteven Kao /* SE0_AES0_CTX_SAVE_CONFIG_0 */
1336eb3c188SSteven Kao #define	CTX_SAVE_CONFIG				U(0x2D4)
1346eb3c188SSteven Kao 
1356eb3c188SSteven Kao /* SE0_AES0_CTX_SAVE_AUTO_STATUS_0 */
1366eb3c188SSteven Kao #define CTX_SAVE_AUTO_STATUS			U(0x300)
1376eb3c188SSteven Kao #define  CTX_SAVE_AUTO_SE_READY			U(0xFF)
1386eb3c188SSteven Kao #define	 CTX_SAVE_AUTO_SE_BUSY			(U(0x1) << 31)
1396eb3c188SSteven Kao 
1406eb3c188SSteven Kao /* SE0_AES0_CTX_SAVE_AUTO_CTRL_0 */
1416eb3c188SSteven Kao #define CTX_SAVE_AUTO_CTRL			U(0x304)
1426eb3c188SSteven Kao #define	 SE_CTX_SAVE_AUTO_EN			(U(0x1) << 0)
1436eb3c188SSteven Kao #define	 SE_CTX_SAVE_AUTO_LOCK_EN		(U(0x1) << 1)
1446eb3c188SSteven Kao 
1456eb3c188SSteven Kao /* SE0_AES0_CTX_SAVE_AUTO_START_ADDR_0 */
1466eb3c188SSteven Kao #define CTX_SAVE_AUTO_START_ADDR		U(0x308)
1476eb3c188SSteven Kao 
1486eb3c188SSteven Kao /* SE0_AES0_CTX_SAVE_AUTO_START_ADDR_HI_0 */
1496eb3c188SSteven Kao #define CTX_SAVE_AUTO_START_ADDR_HI		U(0x30C)
1506eb3c188SSteven Kao 
1516eb3c188SSteven Kao /*******************************************************************************
1526eb3c188SSteven Kao  * Inline functions definition
1536eb3c188SSteven Kao  ******************************************************************************/
1546eb3c188SSteven Kao 
tegra_se_read_32(uint32_t offset)1556eb3c188SSteven Kao static inline uint32_t tegra_se_read_32(uint32_t offset)
1566eb3c188SSteven Kao {
1578d4107f0SVarun Wadekar 	return mmio_read_32((uint32_t)(TEGRA_SE0_BASE + offset));
1586eb3c188SSteven Kao }
1596eb3c188SSteven Kao 
tegra_se_write_32(uint32_t offset,uint32_t val)1606eb3c188SSteven Kao static inline void tegra_se_write_32(uint32_t offset, uint32_t val)
1616eb3c188SSteven Kao {
1628d4107f0SVarun Wadekar 	mmio_write_32((uint32_t)(TEGRA_SE0_BASE + offset), val);
1636eb3c188SSteven Kao }
1646eb3c188SSteven Kao 
16522c72f2aSVarun Wadekar #endif /* SE_PRIVATE_H */
166