1# 2# Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7# platform configs 8ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS := 1 9$(eval $(call add_define,ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS)) 10 11ENABLE_CHIP_VERIFICATION_HARNESS := 0 12$(eval $(call add_define,ENABLE_CHIP_VERIFICATION_HARNESS)) 13 14RESET_TO_BL31 := 1 15 16PROGRAMMABLE_RESET_ADDRESS := 1 17 18COLD_BOOT_SINGLE_CPU := 1 19 20# platform settings 21TZDRAM_BASE := 0x30000000 22$(eval $(call add_define,TZDRAM_BASE)) 23 24PLATFORM_CLUSTER_COUNT := 2 25$(eval $(call add_define,PLATFORM_CLUSTER_COUNT)) 26 27PLATFORM_MAX_CPUS_PER_CLUSTER := 4 28$(eval $(call add_define,PLATFORM_MAX_CPUS_PER_CLUSTER)) 29 30MAX_XLAT_TABLES := 24 31$(eval $(call add_define,MAX_XLAT_TABLES)) 32 33MAX_MMAP_REGIONS := 25 34$(eval $(call add_define,MAX_MMAP_REGIONS)) 35 36# platform files 37PLAT_INCLUDES += -I${SOC_DIR}/drivers/include 38 39BL31_SOURCES += drivers/ti/uart/aarch64/16550_console.S \ 40 lib/cpus/aarch64/denver.S \ 41 lib/cpus/aarch64/cortex_a57.S \ 42 ${COMMON_DIR}/drivers/gpcdma/gpcdma.c \ 43 ${COMMON_DIR}/drivers/memctrl/memctrl_v2.c \ 44 ${COMMON_DIR}/drivers/smmu/smmu.c \ 45 ${SOC_DIR}/drivers/mce/mce.c \ 46 ${SOC_DIR}/drivers/mce/ari.c \ 47 ${SOC_DIR}/drivers/mce/nvg.c \ 48 ${SOC_DIR}/drivers/mce/aarch64/nvg_helpers.S \ 49 ${SOC_DIR}/plat_memctrl.c \ 50 ${SOC_DIR}/plat_psci_handlers.c \ 51 ${SOC_DIR}/plat_setup.c \ 52 ${SOC_DIR}/plat_secondary.c \ 53 ${SOC_DIR}/plat_sip_calls.c \ 54 ${SOC_DIR}/plat_smmu.c \ 55 ${SOC_DIR}/plat_trampoline.S 56 57# Enable workarounds for selected Cortex-A57 erratas. 58A57_DISABLE_NON_TEMPORAL_HINT := 1 59ERRATA_A57_806969 := 1 60ERRATA_A57_813419 := 1 61ERRATA_A57_813420 := 1 62ERRATA_A57_826974 := 1 63ERRATA_A57_826977 := 1 64ERRATA_A57_828024 := 1 65ERRATA_A57_829520 := 1 66ERRATA_A57_833471 := 1 67