13cf3183fSVarun Wadekar /* 2500fc9e1SVarun Wadekar * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 339171cd0SVarun Wadekar * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. 43cf3183fSVarun Wadekar * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 63cf3183fSVarun Wadekar */ 73cf3183fSVarun Wadekar 850cd8646SVarun Wadekar #include <assert.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1109d40e0eSAntonio Nino Diaz #include <bl31/bl31.h> 1209d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 156f47acdbSVarun Wadekar #include <common/ep_info.h> 1609d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 1750cd8646SVarun Wadekar #include <context.h> 181eed3838SVarun Wadekar #include <cortex_a57.h> 1950cd8646SVarun Wadekar #include <denver.h> 2009d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/console.h> 2309d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 246f47acdbSVarun Wadekar #include <lib/utils.h> 2509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 2609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2709d40e0eSAntonio Nino Diaz 285cb89c56SVarun Wadekar #include <mce.h> 293cf3183fSVarun Wadekar #include <tegra_def.h> 302b04f927SVarun Wadekar #include <tegra_platform.h> 3150cd8646SVarun Wadekar #include <tegra_private.h> 323cf3183fSVarun Wadekar 336f47acdbSVarun Wadekar extern void memcpy16(void *dest, const void *src, unsigned int length); 346f47acdbSVarun Wadekar 35b67a7c7cSVarun Wadekar /******************************************************************************* 36ae8ac2d2SVarun Wadekar * Tegra186 CPU numbers in cluster #0 37ae8ac2d2SVarun Wadekar ******************************************************************************* 38ae8ac2d2SVarun Wadekar */ 39d6102295SAnthony Zhou #define TEGRA186_CLUSTER0_CORE2 2U 40d6102295SAnthony Zhou #define TEGRA186_CLUSTER0_CORE3 3U 41ae8ac2d2SVarun Wadekar 42ae8ac2d2SVarun Wadekar /******************************************************************************* 43b67a7c7cSVarun Wadekar * The Tegra power domain tree has a single system level power domain i.e. a 44b67a7c7cSVarun Wadekar * single root node. The first entry in the power domain descriptor specifies 45b67a7c7cSVarun Wadekar * the number of power domains at the highest power level. 46b67a7c7cSVarun Wadekar ******************************************************************************* 47b67a7c7cSVarun Wadekar */ 48ad67f8c5SAnthony Zhou static const uint8_t tegra_power_domain_tree_desc[] = { 49b67a7c7cSVarun Wadekar /* No of root nodes */ 50b67a7c7cSVarun Wadekar 1, 51b67a7c7cSVarun Wadekar /* No of clusters */ 52b67a7c7cSVarun Wadekar PLATFORM_CLUSTER_COUNT, 53b67a7c7cSVarun Wadekar /* No of CPU cores - cluster0 */ 54b67a7c7cSVarun Wadekar PLATFORM_MAX_CPUS_PER_CLUSTER, 55b67a7c7cSVarun Wadekar /* No of CPU cores - cluster1 */ 56b67a7c7cSVarun Wadekar PLATFORM_MAX_CPUS_PER_CLUSTER 57b67a7c7cSVarun Wadekar }; 58b67a7c7cSVarun Wadekar 597b3b41d6SVarun Wadekar /******************************************************************************* 607b3b41d6SVarun Wadekar * This function returns the Tegra default topology tree information. 617b3b41d6SVarun Wadekar ******************************************************************************/ 62d6102295SAnthony Zhou const uint8_t *plat_get_power_domain_tree_desc(void) 637b3b41d6SVarun Wadekar { 647b3b41d6SVarun Wadekar return tegra_power_domain_tree_desc; 657b3b41d6SVarun Wadekar } 667b3b41d6SVarun Wadekar 673cf3183fSVarun Wadekar /* 683cf3183fSVarun Wadekar * Table of regions to map using the MMU. 693cf3183fSVarun Wadekar */ 703cf3183fSVarun Wadekar static const mmap_region_t tegra_mmap[] = { 71d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000U, /* 64KB */ 723cf3183fSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 73d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */ 74e64ce3abSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 75d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000U, /* 64KB */ 763cf3183fSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 77d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000U, /* 64KB */ 783cf3183fSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 79d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/ 8049cbbc4eSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 81d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */ 8249cbbc4eSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 83d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */ 843cf3183fSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 85d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000U, /* 64KB */ 861eed3838SVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 87d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000U, /* 128KB */ 883cf3183fSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 89d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000U, /* 64KB */ 9050402b17SVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 91d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000U, /* 64KB */ 9250402b17SVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 93d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000U, /* 64KB */ 9450402b17SVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 95d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */ 9667bc721bSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 97d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000U, /* 256KB */ 983cf3183fSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 9926cf0849SVarun Wadekar MAP_REGION_FLAT(TEGRA_TMRUS_BASE, 0x1000U, /* 4KB */ 10026cf0849SVarun Wadekar MT_DEVICE | MT_RO | MT_SECURE), 101d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000U, /* 64KB */ 10250402b17SVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 103d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000U, /* 384KB */ 1043cf3183fSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 105d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000U, /* 128KB - ARM/Denver */ 106691bc22dSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 107d6102295SAnthony Zhou MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000U, /* 64KB */ 1083cf3183fSVarun Wadekar MT_DEVICE | MT_RW | MT_SECURE), 1093827aa8aSJeetesh Burman MAP_REGION_FLAT(TEGRA_HSP_DBELL_BASE, 0x10000U, /* 64KB */ 1103827aa8aSJeetesh Burman MT_DEVICE | MT_RW | MT_SECURE), 1113827aa8aSJeetesh Burman MAP_REGION_FLAT(TEGRA_BPMP_IPC_TX_PHYS_BASE, TEGRA_BPMP_IPC_CH_MAP_SIZE, /* 4KB */ 1123827aa8aSJeetesh Burman MT_DEVICE | MT_RW | MT_SECURE), 1133827aa8aSJeetesh Burman MAP_REGION_FLAT(TEGRA_BPMP_IPC_RX_PHYS_BASE, TEGRA_BPMP_IPC_CH_MAP_SIZE, /* 4KB */ 1143827aa8aSJeetesh Burman MT_DEVICE | MT_RW | MT_SECURE), 1153cf3183fSVarun Wadekar {0} 1163cf3183fSVarun Wadekar }; 1173cf3183fSVarun Wadekar 1183cf3183fSVarun Wadekar /******************************************************************************* 1193cf3183fSVarun Wadekar * Set up the pagetables as per the platform memory map & initialize the MMU 1203cf3183fSVarun Wadekar ******************************************************************************/ 1213cf3183fSVarun Wadekar const mmap_region_t *plat_get_mmio_map(void) 1223cf3183fSVarun Wadekar { 1233cf3183fSVarun Wadekar /* MMIO space */ 1243cf3183fSVarun Wadekar return tegra_mmap; 1253cf3183fSVarun Wadekar } 1263cf3183fSVarun Wadekar 1273cf3183fSVarun Wadekar /******************************************************************************* 1283cf3183fSVarun Wadekar * Handler to get the System Counter Frequency 1293cf3183fSVarun Wadekar ******************************************************************************/ 130d6102295SAnthony Zhou uint32_t plat_get_syscnt_freq2(void) 1313cf3183fSVarun Wadekar { 1325d74d68eSVarun Wadekar return 31250000; 1333cf3183fSVarun Wadekar } 1343cf3183fSVarun Wadekar 1353cf3183fSVarun Wadekar /******************************************************************************* 1363cf3183fSVarun Wadekar * Maximum supported UART controllers 1373cf3183fSVarun Wadekar ******************************************************************************/ 1383cf3183fSVarun Wadekar #define TEGRA186_MAX_UART_PORTS 7 1393cf3183fSVarun Wadekar 1403cf3183fSVarun Wadekar /******************************************************************************* 1413cf3183fSVarun Wadekar * This variable holds the UART port base addresses 1423cf3183fSVarun Wadekar ******************************************************************************/ 1433cf3183fSVarun Wadekar static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = { 1443cf3183fSVarun Wadekar 0, /* undefined - treated as an error case */ 1453cf3183fSVarun Wadekar TEGRA_UARTA_BASE, 1463cf3183fSVarun Wadekar TEGRA_UARTB_BASE, 1473cf3183fSVarun Wadekar TEGRA_UARTC_BASE, 1483cf3183fSVarun Wadekar TEGRA_UARTD_BASE, 1493cf3183fSVarun Wadekar TEGRA_UARTE_BASE, 1503cf3183fSVarun Wadekar TEGRA_UARTF_BASE, 1513cf3183fSVarun Wadekar TEGRA_UARTG_BASE, 1523cf3183fSVarun Wadekar }; 1533cf3183fSVarun Wadekar 1543cf3183fSVarun Wadekar /******************************************************************************* 155117dbe6cSVarun Wadekar * Enable console corresponding to the console ID 1563cf3183fSVarun Wadekar ******************************************************************************/ 157117dbe6cSVarun Wadekar void plat_enable_console(int32_t id) 1583cf3183fSVarun Wadekar { 15998964f05SAndre Przywara static console_t uart_console; 160117dbe6cSVarun Wadekar uint32_t console_clock; 1613cf3183fSVarun Wadekar 162117dbe6cSVarun Wadekar if ((id > 0) && (id < TEGRA186_MAX_UART_PORTS)) { 163117dbe6cSVarun Wadekar /* 164117dbe6cSVarun Wadekar * Reference clock used by the FPGAs is a lot slower. 165117dbe6cSVarun Wadekar */ 166117dbe6cSVarun Wadekar if (tegra_platform_is_fpga()) { 167117dbe6cSVarun Wadekar console_clock = TEGRA_BOOT_UART_CLK_13_MHZ; 168d6102295SAnthony Zhou } else { 169117dbe6cSVarun Wadekar console_clock = TEGRA_BOOT_UART_CLK_408_MHZ; 170d6102295SAnthony Zhou } 171d6102295SAnthony Zhou 172117dbe6cSVarun Wadekar (void)console_16550_register(tegra186_uart_addresses[id], 173117dbe6cSVarun Wadekar console_clock, 174117dbe6cSVarun Wadekar TEGRA_CONSOLE_BAUDRATE, 175117dbe6cSVarun Wadekar &uart_console); 17698964f05SAndre Przywara console_set_scope(&uart_console, CONSOLE_FLAG_BOOT | 177117dbe6cSVarun Wadekar CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH); 178117dbe6cSVarun Wadekar } 1793cf3183fSVarun Wadekar } 18050cd8646SVarun Wadekar 1811eed3838SVarun Wadekar /******************************************************************************* 1821eed3838SVarun Wadekar * Handler for early platform setup 1831eed3838SVarun Wadekar ******************************************************************************/ 1841eed3838SVarun Wadekar void plat_early_platform_setup(void) 1851eed3838SVarun Wadekar { 186b495791bSHarvey Hsieh uint64_t impl, val; 187b495791bSHarvey Hsieh const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); 1881eed3838SVarun Wadekar 189*fbcd053cSkalyanic /* Verify chip id is t186 */ 190*fbcd053cSkalyanic assert(tegra_chipid_is_t186()); 191*fbcd053cSkalyanic 1921eed3838SVarun Wadekar /* sanity check MCE firmware compatibility */ 1931eed3838SVarun Wadekar mce_verify_firmware_version(); 1941eed3838SVarun Wadekar 195b495791bSHarvey Hsieh impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK; 196b495791bSHarvey Hsieh 1971eed3838SVarun Wadekar /* 198b495791bSHarvey Hsieh * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186 199b495791bSHarvey Hsieh * A02p and beyond). 2001eed3838SVarun Wadekar */ 201b495791bSHarvey Hsieh if ((plat_params->l2_ecc_parity_prot_dis != 1) && 202b495791bSHarvey Hsieh (impl != (uint64_t)DENVER_IMPL)) { 2031eed3838SVarun Wadekar 2041eed3838SVarun Wadekar val = read_l2ctlr_el1(); 205d6102295SAnthony Zhou val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT; 2061eed3838SVarun Wadekar write_l2ctlr_el1(val); 2071eed3838SVarun Wadekar } 2081eed3838SVarun Wadekar } 2091eed3838SVarun Wadekar 21039171cd0SVarun Wadekar /******************************************************************************* 21139171cd0SVarun Wadekar * Handler for late platform setup 21239171cd0SVarun Wadekar ******************************************************************************/ 21339171cd0SVarun Wadekar void plat_late_platform_setup(void) 21439171cd0SVarun Wadekar { 21539171cd0SVarun Wadekar ; /* do nothing */ 21639171cd0SVarun Wadekar } 21739171cd0SVarun Wadekar 21850cd8646SVarun Wadekar /* Secure IRQs for Tegra186 */ 21980c50eeaSVarun Wadekar static const interrupt_prop_t tegra186_interrupt_props[] = { 220d886628dSVarun Wadekar INTR_PROP_DESC(TEGRA_SDEI_SGI_PRIVATE, PLAT_SDEI_CRITICAL_PRI, 221d886628dSVarun Wadekar GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE), 222adb20a17SVarun Wadekar INTR_PROP_DESC(TEGRA186_TOP_WDT_IRQ, PLAT_TEGRA_WDT_PRIO, 22380c50eeaSVarun Wadekar GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE), 224adb20a17SVarun Wadekar INTR_PROP_DESC(TEGRA186_AON_WDT_IRQ, PLAT_TEGRA_WDT_PRIO, 22580c50eeaSVarun Wadekar GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE) 22650cd8646SVarun Wadekar }; 22750cd8646SVarun Wadekar 22850cd8646SVarun Wadekar /******************************************************************************* 22950cd8646SVarun Wadekar * Initialize the GIC and SGIs 23050cd8646SVarun Wadekar ******************************************************************************/ 23150cd8646SVarun Wadekar void plat_gic_setup(void) 23250cd8646SVarun Wadekar { 23380c50eeaSVarun Wadekar tegra_gic_setup(tegra186_interrupt_props, ARRAY_SIZE(tegra186_interrupt_props)); 234500fc9e1SVarun Wadekar tegra_gic_init(); 23550cd8646SVarun Wadekar 23650cd8646SVarun Wadekar /* 23750cd8646SVarun Wadekar * Initialize the FIQ handler only if the platform supports any 23850cd8646SVarun Wadekar * FIQ interrupt sources. 23950cd8646SVarun Wadekar */ 24050cd8646SVarun Wadekar tegra_fiq_handler_setup(); 24150cd8646SVarun Wadekar } 24248afb167SVarun Wadekar 24348afb167SVarun Wadekar /******************************************************************************* 24448afb167SVarun Wadekar * Return pointer to the BL31 params from previous bootloader 24548afb167SVarun Wadekar ******************************************************************************/ 246fdcc1127SAntonio Nino Diaz struct tegra_bl31_params *plat_get_bl31_params(void) 24748afb167SVarun Wadekar { 24848afb167SVarun Wadekar uint32_t val; 24948afb167SVarun Wadekar 250601a8e54SSteven Kao val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_ADDR); 25148afb167SVarun Wadekar 252fdcc1127SAntonio Nino Diaz return (struct tegra_bl31_params *)(uintptr_t)val; 25348afb167SVarun Wadekar } 25448afb167SVarun Wadekar 25548afb167SVarun Wadekar /******************************************************************************* 25648afb167SVarun Wadekar * Return pointer to the BL31 platform params from previous bootloader 25748afb167SVarun Wadekar ******************************************************************************/ 25848afb167SVarun Wadekar plat_params_from_bl2_t *plat_get_bl31_plat_params(void) 25948afb167SVarun Wadekar { 26048afb167SVarun Wadekar uint32_t val; 26148afb167SVarun Wadekar 262601a8e54SSteven Kao val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_ADDR); 26348afb167SVarun Wadekar 26448afb167SVarun Wadekar return (plat_params_from_bl2_t *)(uintptr_t)val; 26548afb167SVarun Wadekar } 266ae8ac2d2SVarun Wadekar 267ae8ac2d2SVarun Wadekar /******************************************************************************* 268ae8ac2d2SVarun Wadekar * This function implements a part of the critical interface between the psci 269ae8ac2d2SVarun Wadekar * generic layer and the platform that allows the former to query the platform 270ae8ac2d2SVarun Wadekar * to convert an MPIDR to a unique linear index. An error code (-1) is returned 271ae8ac2d2SVarun Wadekar * in case the MPIDR is invalid. 272ae8ac2d2SVarun Wadekar ******************************************************************************/ 273d6102295SAnthony Zhou int32_t plat_core_pos_by_mpidr(u_register_t mpidr) 274ae8ac2d2SVarun Wadekar { 275d6102295SAnthony Zhou u_register_t cluster_id, cpu_id, pos; 276d6102295SAnthony Zhou int32_t ret; 277ae8ac2d2SVarun Wadekar 278d6102295SAnthony Zhou cluster_id = (mpidr >> (u_register_t)MPIDR_AFF1_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK; 279d6102295SAnthony Zhou cpu_id = (mpidr >> (u_register_t)MPIDR_AFF0_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK; 280ae8ac2d2SVarun Wadekar 281ae8ac2d2SVarun Wadekar /* 282ae8ac2d2SVarun Wadekar * Validate cluster_id by checking whether it represents 283ae8ac2d2SVarun Wadekar * one of the two clusters present on the platform. 284ae8ac2d2SVarun Wadekar * Validate cpu_id by checking whether it represents a CPU in 285ae8ac2d2SVarun Wadekar * one of the two clusters present on the platform. 286ae8ac2d2SVarun Wadekar */ 287d6102295SAnthony Zhou if ((cluster_id >= (u_register_t)PLATFORM_CLUSTER_COUNT) || 288d6102295SAnthony Zhou (cpu_id >= (u_register_t)PLATFORM_MAX_CPUS_PER_CLUSTER)) { 289d6102295SAnthony Zhou ret = PSCI_E_NOT_PRESENT; 290d6102295SAnthony Zhou } else { 291ae8ac2d2SVarun Wadekar /* calculate the core position */ 292d6102295SAnthony Zhou pos = cpu_id + (cluster_id << 2U); 293ae8ac2d2SVarun Wadekar 294ae8ac2d2SVarun Wadekar /* check for non-existent CPUs */ 295d6102295SAnthony Zhou if ((pos == TEGRA186_CLUSTER0_CORE2) || (pos == TEGRA186_CLUSTER0_CORE3)) { 296d6102295SAnthony Zhou ret = PSCI_E_NOT_PRESENT; 297d6102295SAnthony Zhou } else { 298d6102295SAnthony Zhou ret = (int32_t)pos; 299d6102295SAnthony Zhou } 300d6102295SAnthony Zhou } 301ae8ac2d2SVarun Wadekar 302d6102295SAnthony Zhou return ret; 303ae8ac2d2SVarun Wadekar } 3046f47acdbSVarun Wadekar 3055d52aea8SVarun Wadekar /******************************************************************************* 3065d52aea8SVarun Wadekar * Handler to relocate BL32 image to TZDRAM 3075d52aea8SVarun Wadekar ******************************************************************************/ 3086f47acdbSVarun Wadekar void plat_relocate_bl32_image(const image_info_t *bl32_img_info) 3096f47acdbSVarun Wadekar { 3106f47acdbSVarun Wadekar const plat_params_from_bl2_t *plat_bl31_params = plat_get_bl31_plat_params(); 3116f47acdbSVarun Wadekar const entry_point_info_t *bl32_ep_info = bl31_plat_get_next_image_ep_info(SECURE); 3126f47acdbSVarun Wadekar uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end; 3136f47acdbSVarun Wadekar 3146f47acdbSVarun Wadekar if ((bl32_img_info != NULL) && (bl32_ep_info != NULL)) { 3156f47acdbSVarun Wadekar 3166f47acdbSVarun Wadekar /* Relocate BL32 if it resides outside of the TZDRAM */ 3176f47acdbSVarun Wadekar tzdram_start = plat_bl31_params->tzdram_base; 3186f47acdbSVarun Wadekar tzdram_end = plat_bl31_params->tzdram_base + 3196f47acdbSVarun Wadekar plat_bl31_params->tzdram_size; 3206f47acdbSVarun Wadekar bl32_start = bl32_img_info->image_base; 3216f47acdbSVarun Wadekar bl32_end = bl32_img_info->image_base + bl32_img_info->image_size; 3226f47acdbSVarun Wadekar 3236f47acdbSVarun Wadekar assert(tzdram_end > tzdram_start); 3246f47acdbSVarun Wadekar assert(bl32_end > bl32_start); 3256f47acdbSVarun Wadekar assert(bl32_ep_info->pc > tzdram_start); 3266f47acdbSVarun Wadekar assert(bl32_ep_info->pc < tzdram_end); 3276f47acdbSVarun Wadekar 3286f47acdbSVarun Wadekar /* relocate BL32 */ 3296f47acdbSVarun Wadekar if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) { 3306f47acdbSVarun Wadekar 3316f47acdbSVarun Wadekar INFO("Relocate BL32 to TZDRAM\n"); 3326f47acdbSVarun Wadekar 3336f47acdbSVarun Wadekar (void)memcpy16((void *)(uintptr_t)bl32_ep_info->pc, 3346f47acdbSVarun Wadekar (void *)(uintptr_t)bl32_start, 3356f47acdbSVarun Wadekar bl32_img_info->image_size); 3366f47acdbSVarun Wadekar 3376f47acdbSVarun Wadekar /* clean up non-secure intermediate buffer */ 3386f47acdbSVarun Wadekar zeromem((void *)(uintptr_t)bl32_start, 3396f47acdbSVarun Wadekar bl32_img_info->image_size); 3406f47acdbSVarun Wadekar } 3416f47acdbSVarun Wadekar } 3426f47acdbSVarun Wadekar } 3435d52aea8SVarun Wadekar 3445d52aea8SVarun Wadekar /******************************************************************************* 3455d52aea8SVarun Wadekar * Handler to indicate support for System Suspend 3465d52aea8SVarun Wadekar ******************************************************************************/ 3475d52aea8SVarun Wadekar bool plat_supports_system_suspend(void) 3485d52aea8SVarun Wadekar { 3495d52aea8SVarun Wadekar return true; 3505d52aea8SVarun Wadekar } 351