xref: /rk3399_ARM-atf/plat/nvidia/tegra/soc/t186/plat_setup.c (revision 13fed5a7b4eff961a61259a0978d567d062b14fb)
13cf3183fSVarun Wadekar /*
2500fc9e1SVarun Wadekar  * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
339171cd0SVarun Wadekar  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
43cf3183fSVarun Wadekar  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
63cf3183fSVarun Wadekar  */
73cf3183fSVarun Wadekar 
850cd8646SVarun Wadekar #include <assert.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1109d40e0eSAntonio Nino Diaz #include <bl31/bl31.h>
1209d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
156f47acdbSVarun Wadekar #include <common/ep_info.h>
1609d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1750cd8646SVarun Wadekar #include <context.h>
181eed3838SVarun Wadekar #include <cortex_a57.h>
1950cd8646SVarun Wadekar #include <denver.h>
2009d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
2109d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h>
2209d40e0eSAntonio Nino Diaz #include <drivers/console.h>
2309d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
246f47acdbSVarun Wadekar #include <lib/utils.h>
2509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
2609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2709d40e0eSAntonio Nino Diaz 
285cb89c56SVarun Wadekar #include <mce.h>
29*13fed5a7SVarun Wadekar #include <memctrl.h>
303cf3183fSVarun Wadekar #include <tegra_def.h>
312b04f927SVarun Wadekar #include <tegra_platform.h>
3250cd8646SVarun Wadekar #include <tegra_private.h>
333cf3183fSVarun Wadekar 
346f47acdbSVarun Wadekar extern void memcpy16(void *dest, const void *src, unsigned int length);
356f47acdbSVarun Wadekar 
36b67a7c7cSVarun Wadekar /*******************************************************************************
37ae8ac2d2SVarun Wadekar  * Tegra186 CPU numbers in cluster #0
38ae8ac2d2SVarun Wadekar  *******************************************************************************
39ae8ac2d2SVarun Wadekar  */
40d6102295SAnthony Zhou #define TEGRA186_CLUSTER0_CORE2		2U
41d6102295SAnthony Zhou #define TEGRA186_CLUSTER0_CORE3		3U
42ae8ac2d2SVarun Wadekar 
43ae8ac2d2SVarun Wadekar /*******************************************************************************
44b67a7c7cSVarun Wadekar  * The Tegra power domain tree has a single system level power domain i.e. a
45b67a7c7cSVarun Wadekar  * single root node. The first entry in the power domain descriptor specifies
46b67a7c7cSVarun Wadekar  * the number of power domains at the highest power level.
47b67a7c7cSVarun Wadekar  *******************************************************************************
48b67a7c7cSVarun Wadekar  */
49ad67f8c5SAnthony Zhou static const uint8_t tegra_power_domain_tree_desc[] = {
50b67a7c7cSVarun Wadekar 	/* No of root nodes */
51b67a7c7cSVarun Wadekar 	1,
52b67a7c7cSVarun Wadekar 	/* No of clusters */
53b67a7c7cSVarun Wadekar 	PLATFORM_CLUSTER_COUNT,
54b67a7c7cSVarun Wadekar 	/* No of CPU cores - cluster0 */
55b67a7c7cSVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER,
56b67a7c7cSVarun Wadekar 	/* No of CPU cores - cluster1 */
57b67a7c7cSVarun Wadekar 	PLATFORM_MAX_CPUS_PER_CLUSTER
58b67a7c7cSVarun Wadekar };
59b67a7c7cSVarun Wadekar 
607b3b41d6SVarun Wadekar /*******************************************************************************
617b3b41d6SVarun Wadekar  * This function returns the Tegra default topology tree information.
627b3b41d6SVarun Wadekar  ******************************************************************************/
63d6102295SAnthony Zhou const uint8_t *plat_get_power_domain_tree_desc(void)
647b3b41d6SVarun Wadekar {
657b3b41d6SVarun Wadekar 	return tegra_power_domain_tree_desc;
667b3b41d6SVarun Wadekar }
677b3b41d6SVarun Wadekar 
683cf3183fSVarun Wadekar /*
693cf3183fSVarun Wadekar  * Table of regions to map using the MMU.
703cf3183fSVarun Wadekar  */
713cf3183fSVarun Wadekar static const mmap_region_t tegra_mmap[] = {
72d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000U, /* 64KB */
733cf3183fSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
74d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */
75e64ce3abSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
76d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000U, /* 64KB */
773cf3183fSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
78d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000U, /* 64KB */
793cf3183fSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
80d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/
8149cbbc4eSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
82d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */
8349cbbc4eSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
84d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */
853cf3183fSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
86d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000U, /* 64KB */
871eed3838SVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
88d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000U, /* 128KB */
893cf3183fSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
90d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000U, /* 64KB */
9150402b17SVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
92d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000U, /* 64KB */
9350402b17SVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
94d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000U, /* 64KB */
9550402b17SVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
96d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */
9767bc721bSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
98d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000U, /* 256KB */
993cf3183fSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
10026cf0849SVarun Wadekar 	MAP_REGION_FLAT(TEGRA_TMRUS_BASE, 0x1000U, /* 4KB */
10126cf0849SVarun Wadekar 			MT_DEVICE | MT_RO | MT_SECURE),
102d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000U, /* 64KB */
10350402b17SVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
104d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000U, /* 384KB */
1053cf3183fSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
106d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000U, /* 128KB - ARM/Denver */
107691bc22dSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
108d6102295SAnthony Zhou 	MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000U, /* 64KB */
1093cf3183fSVarun Wadekar 			MT_DEVICE | MT_RW | MT_SECURE),
1103827aa8aSJeetesh Burman 	MAP_REGION_FLAT(TEGRA_HSP_DBELL_BASE, 0x10000U, /* 64KB */
1113827aa8aSJeetesh Burman 			MT_DEVICE | MT_RW | MT_SECURE),
1123827aa8aSJeetesh Burman 	MAP_REGION_FLAT(TEGRA_BPMP_IPC_TX_PHYS_BASE, TEGRA_BPMP_IPC_CH_MAP_SIZE, /* 4KB */
1133827aa8aSJeetesh Burman 			MT_DEVICE | MT_RW | MT_SECURE),
1143827aa8aSJeetesh Burman 	MAP_REGION_FLAT(TEGRA_BPMP_IPC_RX_PHYS_BASE, TEGRA_BPMP_IPC_CH_MAP_SIZE, /* 4KB */
1153827aa8aSJeetesh Burman 			MT_DEVICE | MT_RW | MT_SECURE),
1163cf3183fSVarun Wadekar 	{0}
1173cf3183fSVarun Wadekar };
1183cf3183fSVarun Wadekar 
1193cf3183fSVarun Wadekar /*******************************************************************************
1203cf3183fSVarun Wadekar  * Set up the pagetables as per the platform memory map & initialize the MMU
1213cf3183fSVarun Wadekar  ******************************************************************************/
1223cf3183fSVarun Wadekar const mmap_region_t *plat_get_mmio_map(void)
1233cf3183fSVarun Wadekar {
1243cf3183fSVarun Wadekar 	/* MMIO space */
1253cf3183fSVarun Wadekar 	return tegra_mmap;
1263cf3183fSVarun Wadekar }
1273cf3183fSVarun Wadekar 
1283cf3183fSVarun Wadekar /*******************************************************************************
1293cf3183fSVarun Wadekar  * Handler to get the System Counter Frequency
1303cf3183fSVarun Wadekar  ******************************************************************************/
131d6102295SAnthony Zhou uint32_t plat_get_syscnt_freq2(void)
1323cf3183fSVarun Wadekar {
1335d74d68eSVarun Wadekar 	return 31250000;
1343cf3183fSVarun Wadekar }
1353cf3183fSVarun Wadekar 
1363cf3183fSVarun Wadekar /*******************************************************************************
1373cf3183fSVarun Wadekar  * Maximum supported UART controllers
1383cf3183fSVarun Wadekar  ******************************************************************************/
1393cf3183fSVarun Wadekar #define TEGRA186_MAX_UART_PORTS		7
1403cf3183fSVarun Wadekar 
1413cf3183fSVarun Wadekar /*******************************************************************************
1423cf3183fSVarun Wadekar  * This variable holds the UART port base addresses
1433cf3183fSVarun Wadekar  ******************************************************************************/
1443cf3183fSVarun Wadekar static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = {
1453cf3183fSVarun Wadekar 	0,	/* undefined - treated as an error case */
1463cf3183fSVarun Wadekar 	TEGRA_UARTA_BASE,
1473cf3183fSVarun Wadekar 	TEGRA_UARTB_BASE,
1483cf3183fSVarun Wadekar 	TEGRA_UARTC_BASE,
1493cf3183fSVarun Wadekar 	TEGRA_UARTD_BASE,
1503cf3183fSVarun Wadekar 	TEGRA_UARTE_BASE,
1513cf3183fSVarun Wadekar 	TEGRA_UARTF_BASE,
1523cf3183fSVarun Wadekar 	TEGRA_UARTG_BASE,
1533cf3183fSVarun Wadekar };
1543cf3183fSVarun Wadekar 
1553cf3183fSVarun Wadekar /*******************************************************************************
156117dbe6cSVarun Wadekar  * Enable console corresponding to the console ID
1573cf3183fSVarun Wadekar  ******************************************************************************/
158117dbe6cSVarun Wadekar void plat_enable_console(int32_t id)
1593cf3183fSVarun Wadekar {
16098964f05SAndre Przywara 	static console_t uart_console;
161117dbe6cSVarun Wadekar 	uint32_t console_clock;
1623cf3183fSVarun Wadekar 
163117dbe6cSVarun Wadekar 	if ((id > 0) && (id < TEGRA186_MAX_UART_PORTS)) {
164117dbe6cSVarun Wadekar 		/*
165117dbe6cSVarun Wadekar 		 * Reference clock used by the FPGAs is a lot slower.
166117dbe6cSVarun Wadekar 		 */
167117dbe6cSVarun Wadekar 		if (tegra_platform_is_fpga()) {
168117dbe6cSVarun Wadekar 			console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
169d6102295SAnthony Zhou 		} else {
170117dbe6cSVarun Wadekar 			console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
171d6102295SAnthony Zhou 		}
172d6102295SAnthony Zhou 
173117dbe6cSVarun Wadekar 		(void)console_16550_register(tegra186_uart_addresses[id],
174117dbe6cSVarun Wadekar 					     console_clock,
175117dbe6cSVarun Wadekar 					     TEGRA_CONSOLE_BAUDRATE,
176117dbe6cSVarun Wadekar 					     &uart_console);
17798964f05SAndre Przywara 		console_set_scope(&uart_console, CONSOLE_FLAG_BOOT |
178117dbe6cSVarun Wadekar 			CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
179117dbe6cSVarun Wadekar 	}
1803cf3183fSVarun Wadekar }
18150cd8646SVarun Wadekar 
1821eed3838SVarun Wadekar /*******************************************************************************
1831eed3838SVarun Wadekar  * Handler for early platform setup
1841eed3838SVarun Wadekar  ******************************************************************************/
1851eed3838SVarun Wadekar void plat_early_platform_setup(void)
1861eed3838SVarun Wadekar {
187b495791bSHarvey Hsieh 	uint64_t impl, val;
188b495791bSHarvey Hsieh 	const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
189*13fed5a7SVarun Wadekar 	const struct tegra_bl31_params *arg_from_bl2 = plat_get_bl31_params();
1901eed3838SVarun Wadekar 
191fbcd053cSkalyanic 	/* Verify chip id is t186 */
192fbcd053cSkalyanic 	assert(tegra_chipid_is_t186());
193fbcd053cSkalyanic 
1941eed3838SVarun Wadekar 	/* sanity check MCE firmware compatibility */
1951eed3838SVarun Wadekar 	mce_verify_firmware_version();
1961eed3838SVarun Wadekar 
197*13fed5a7SVarun Wadekar 	/*
198*13fed5a7SVarun Wadekar 	 * Do initial security configuration to allow DRAM/device access.
199*13fed5a7SVarun Wadekar 	 */
200*13fed5a7SVarun Wadekar 	tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
201*13fed5a7SVarun Wadekar 			(uint32_t)plat_params->tzdram_size);
202*13fed5a7SVarun Wadekar 
203b495791bSHarvey Hsieh 	impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
204b495791bSHarvey Hsieh 
2051eed3838SVarun Wadekar 	/*
206b495791bSHarvey Hsieh 	 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
207b495791bSHarvey Hsieh 	 * A02p and beyond).
2081eed3838SVarun Wadekar 	 */
209b495791bSHarvey Hsieh 	if ((plat_params->l2_ecc_parity_prot_dis != 1) &&
210b495791bSHarvey Hsieh 	    (impl != (uint64_t)DENVER_IMPL)) {
2111eed3838SVarun Wadekar 
2121eed3838SVarun Wadekar 		val = read_l2ctlr_el1();
213d6102295SAnthony Zhou 		val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
2141eed3838SVarun Wadekar 		write_l2ctlr_el1(val);
2151eed3838SVarun Wadekar 	}
216*13fed5a7SVarun Wadekar 
217*13fed5a7SVarun Wadekar 	/*
218*13fed5a7SVarun Wadekar 	 * The previous bootloader might not have placed the BL32 image
219*13fed5a7SVarun Wadekar 	 * inside the TZDRAM. Platform handler to allow relocation of BL32
220*13fed5a7SVarun Wadekar 	 * image to TZDRAM memory. This behavior might change per platform.
221*13fed5a7SVarun Wadekar 	 */
222*13fed5a7SVarun Wadekar 	plat_relocate_bl32_image(arg_from_bl2->bl32_image_info);
2231eed3838SVarun Wadekar }
2241eed3838SVarun Wadekar 
22539171cd0SVarun Wadekar /*******************************************************************************
22639171cd0SVarun Wadekar  * Handler for late platform setup
22739171cd0SVarun Wadekar  ******************************************************************************/
22839171cd0SVarun Wadekar void plat_late_platform_setup(void)
22939171cd0SVarun Wadekar {
23039171cd0SVarun Wadekar 	; /* do nothing */
23139171cd0SVarun Wadekar }
23239171cd0SVarun Wadekar 
23350cd8646SVarun Wadekar /* Secure IRQs for Tegra186 */
23480c50eeaSVarun Wadekar static const interrupt_prop_t tegra186_interrupt_props[] = {
235d886628dSVarun Wadekar 	INTR_PROP_DESC(TEGRA_SDEI_SGI_PRIVATE, PLAT_SDEI_CRITICAL_PRI,
236d886628dSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
237adb20a17SVarun Wadekar 	INTR_PROP_DESC(TEGRA186_TOP_WDT_IRQ, PLAT_TEGRA_WDT_PRIO,
23880c50eeaSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
239adb20a17SVarun Wadekar 	INTR_PROP_DESC(TEGRA186_AON_WDT_IRQ, PLAT_TEGRA_WDT_PRIO,
24080c50eeaSVarun Wadekar 			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
24150cd8646SVarun Wadekar };
24250cd8646SVarun Wadekar 
24350cd8646SVarun Wadekar /*******************************************************************************
24450cd8646SVarun Wadekar  * Initialize the GIC and SGIs
24550cd8646SVarun Wadekar  ******************************************************************************/
24650cd8646SVarun Wadekar void plat_gic_setup(void)
24750cd8646SVarun Wadekar {
24880c50eeaSVarun Wadekar 	tegra_gic_setup(tegra186_interrupt_props, ARRAY_SIZE(tegra186_interrupt_props));
249500fc9e1SVarun Wadekar 	tegra_gic_init();
25050cd8646SVarun Wadekar 
25150cd8646SVarun Wadekar 	/*
25250cd8646SVarun Wadekar 	 * Initialize the FIQ handler only if the platform supports any
25350cd8646SVarun Wadekar 	 * FIQ interrupt sources.
25450cd8646SVarun Wadekar 	 */
25550cd8646SVarun Wadekar 	tegra_fiq_handler_setup();
25650cd8646SVarun Wadekar }
25748afb167SVarun Wadekar 
25848afb167SVarun Wadekar /*******************************************************************************
25948afb167SVarun Wadekar  * Return pointer to the BL31 params from previous bootloader
26048afb167SVarun Wadekar  ******************************************************************************/
261fdcc1127SAntonio Nino Diaz struct tegra_bl31_params *plat_get_bl31_params(void)
26248afb167SVarun Wadekar {
26348afb167SVarun Wadekar 	uint32_t val;
26448afb167SVarun Wadekar 
265601a8e54SSteven Kao 	val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_ADDR);
26648afb167SVarun Wadekar 
267fdcc1127SAntonio Nino Diaz 	return (struct tegra_bl31_params *)(uintptr_t)val;
26848afb167SVarun Wadekar }
26948afb167SVarun Wadekar 
27048afb167SVarun Wadekar /*******************************************************************************
27148afb167SVarun Wadekar  * Return pointer to the BL31 platform params from previous bootloader
27248afb167SVarun Wadekar  ******************************************************************************/
27348afb167SVarun Wadekar plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
27448afb167SVarun Wadekar {
27548afb167SVarun Wadekar 	uint32_t val;
27648afb167SVarun Wadekar 
277601a8e54SSteven Kao 	val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_ADDR);
27848afb167SVarun Wadekar 
27948afb167SVarun Wadekar 	return (plat_params_from_bl2_t *)(uintptr_t)val;
28048afb167SVarun Wadekar }
281ae8ac2d2SVarun Wadekar 
282ae8ac2d2SVarun Wadekar /*******************************************************************************
283ae8ac2d2SVarun Wadekar  * This function implements a part of the critical interface between the psci
284ae8ac2d2SVarun Wadekar  * generic layer and the platform that allows the former to query the platform
285ae8ac2d2SVarun Wadekar  * to convert an MPIDR to a unique linear index. An error code (-1) is returned
286ae8ac2d2SVarun Wadekar  * in case the MPIDR is invalid.
287ae8ac2d2SVarun Wadekar  ******************************************************************************/
288d6102295SAnthony Zhou int32_t plat_core_pos_by_mpidr(u_register_t mpidr)
289ae8ac2d2SVarun Wadekar {
290d6102295SAnthony Zhou 	u_register_t cluster_id, cpu_id, pos;
291d6102295SAnthony Zhou 	int32_t ret;
292ae8ac2d2SVarun Wadekar 
293d6102295SAnthony Zhou 	cluster_id = (mpidr >> (u_register_t)MPIDR_AFF1_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
294d6102295SAnthony Zhou 	cpu_id = (mpidr >> (u_register_t)MPIDR_AFF0_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
295ae8ac2d2SVarun Wadekar 
296ae8ac2d2SVarun Wadekar 	/*
297ae8ac2d2SVarun Wadekar 	 * Validate cluster_id by checking whether it represents
298ae8ac2d2SVarun Wadekar 	 * one of the two clusters present on the platform.
299ae8ac2d2SVarun Wadekar 	 * Validate cpu_id by checking whether it represents a CPU in
300ae8ac2d2SVarun Wadekar 	 * one of the two clusters present on the platform.
301ae8ac2d2SVarun Wadekar 	 */
302d6102295SAnthony Zhou 	if ((cluster_id >= (u_register_t)PLATFORM_CLUSTER_COUNT) ||
303d6102295SAnthony Zhou 	    (cpu_id >= (u_register_t)PLATFORM_MAX_CPUS_PER_CLUSTER)) {
304d6102295SAnthony Zhou 		ret = PSCI_E_NOT_PRESENT;
305d6102295SAnthony Zhou 	} else {
306ae8ac2d2SVarun Wadekar 		/* calculate the core position */
307d6102295SAnthony Zhou 		pos = cpu_id + (cluster_id << 2U);
308ae8ac2d2SVarun Wadekar 
309ae8ac2d2SVarun Wadekar 		/* check for non-existent CPUs */
310d6102295SAnthony Zhou 		if ((pos == TEGRA186_CLUSTER0_CORE2) || (pos == TEGRA186_CLUSTER0_CORE3)) {
311d6102295SAnthony Zhou 			ret = PSCI_E_NOT_PRESENT;
312d6102295SAnthony Zhou 		} else {
313d6102295SAnthony Zhou 			ret = (int32_t)pos;
314d6102295SAnthony Zhou 		}
315d6102295SAnthony Zhou 	}
316ae8ac2d2SVarun Wadekar 
317d6102295SAnthony Zhou 	return ret;
318ae8ac2d2SVarun Wadekar }
3196f47acdbSVarun Wadekar 
3205d52aea8SVarun Wadekar /*******************************************************************************
3215d52aea8SVarun Wadekar  * Handler to relocate BL32 image to TZDRAM
3225d52aea8SVarun Wadekar  ******************************************************************************/
3236f47acdbSVarun Wadekar void plat_relocate_bl32_image(const image_info_t *bl32_img_info)
3246f47acdbSVarun Wadekar {
3256f47acdbSVarun Wadekar 	const plat_params_from_bl2_t *plat_bl31_params = plat_get_bl31_plat_params();
3266f47acdbSVarun Wadekar 	const entry_point_info_t *bl32_ep_info = bl31_plat_get_next_image_ep_info(SECURE);
3276f47acdbSVarun Wadekar 	uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
3286f47acdbSVarun Wadekar 
3296f47acdbSVarun Wadekar 	if ((bl32_img_info != NULL) && (bl32_ep_info != NULL)) {
3306f47acdbSVarun Wadekar 
3316f47acdbSVarun Wadekar 		/* Relocate BL32 if it resides outside of the TZDRAM */
3326f47acdbSVarun Wadekar 		tzdram_start = plat_bl31_params->tzdram_base;
3336f47acdbSVarun Wadekar 		tzdram_end = plat_bl31_params->tzdram_base +
3346f47acdbSVarun Wadekar 				plat_bl31_params->tzdram_size;
3356f47acdbSVarun Wadekar 		bl32_start = bl32_img_info->image_base;
3366f47acdbSVarun Wadekar 		bl32_end = bl32_img_info->image_base + bl32_img_info->image_size;
3376f47acdbSVarun Wadekar 
3386f47acdbSVarun Wadekar 		assert(tzdram_end > tzdram_start);
3396f47acdbSVarun Wadekar 		assert(bl32_end > bl32_start);
3406f47acdbSVarun Wadekar 		assert(bl32_ep_info->pc > tzdram_start);
3416f47acdbSVarun Wadekar 		assert(bl32_ep_info->pc < tzdram_end);
3426f47acdbSVarun Wadekar 
3436f47acdbSVarun Wadekar 		/* relocate BL32 */
3446f47acdbSVarun Wadekar 		if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
3456f47acdbSVarun Wadekar 
3466f47acdbSVarun Wadekar 			INFO("Relocate BL32 to TZDRAM\n");
3476f47acdbSVarun Wadekar 
3486f47acdbSVarun Wadekar 			(void)memcpy16((void *)(uintptr_t)bl32_ep_info->pc,
3496f47acdbSVarun Wadekar 				(void *)(uintptr_t)bl32_start,
3506f47acdbSVarun Wadekar 				bl32_img_info->image_size);
3516f47acdbSVarun Wadekar 
3526f47acdbSVarun Wadekar 			/* clean up non-secure intermediate buffer */
3536f47acdbSVarun Wadekar 			zeromem((void *)(uintptr_t)bl32_start,
3546f47acdbSVarun Wadekar 				bl32_img_info->image_size);
3556f47acdbSVarun Wadekar 		}
3566f47acdbSVarun Wadekar 	}
3576f47acdbSVarun Wadekar }
3585d52aea8SVarun Wadekar 
3595d52aea8SVarun Wadekar /*******************************************************************************
3605d52aea8SVarun Wadekar  * Handler to indicate support for System Suspend
3615d52aea8SVarun Wadekar  ******************************************************************************/
3625d52aea8SVarun Wadekar bool plat_supports_system_suspend(void)
3635d52aea8SVarun Wadekar {
3645d52aea8SVarun Wadekar 	return true;
3655d52aea8SVarun Wadekar }
366