xref: /rk3399_ARM-atf/plat/nvidia/tegra/soc/t186/plat_memctrl.c (revision ab2eb455d64d4813da8eb72276e5fa1868e84233)
106803cfdSPritesh Raithatha /*
206803cfdSPritesh Raithatha  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
306803cfdSPritesh Raithatha  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
506803cfdSPritesh Raithatha  */
606803cfdSPritesh Raithatha 
7*ab2eb455SPuneet Saxena #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
909d40e0eSAntonio Nino Diaz 
1006803cfdSPritesh Raithatha #include <memctrl_v2.h>
11*ab2eb455SPuneet Saxena #include <tegra_mc_def.h>
12*ab2eb455SPuneet Saxena #include <tegra_platform.h>
1306803cfdSPritesh Raithatha 
1406803cfdSPritesh Raithatha /*******************************************************************************
1506803cfdSPritesh Raithatha  * Array to hold stream_id override config register offsets
1606803cfdSPritesh Raithatha  ******************************************************************************/
1706803cfdSPritesh Raithatha const static uint32_t tegra186_streamid_override_regs[] = {
1806803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_PTCR,
1906803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_AFIR,
2006803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_HDAR,
2106803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_HOST1XDMAR,
2206803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_NVENCSRD,
2306803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SATAR,
2406803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_MPCORER,
2506803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_NVENCSWR,
2606803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_AFIW,
2706803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_HDAW,
2806803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_MPCOREW,
2906803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SATAW,
3006803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_ISPRA,
3106803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_ISPWA,
3206803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_ISPWB,
3306803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTR,
3406803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTW,
3506803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_XUSB_DEVR,
3606803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_XUSB_DEVW,
3706803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_TSECSRD,
3806803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_TSECSWR,
3906803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_GPUSRD,
4006803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_GPUSWR,
4106803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SDMMCRA,
4206803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SDMMCRAA,
4306803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SDMMCR,
4406803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SDMMCRAB,
4506803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SDMMCWA,
4606803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SDMMCWAA,
4706803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SDMMCW,
4806803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SDMMCWAB,
4906803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_VICSRD,
5006803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_VICSWR,
5106803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_VIW,
5206803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_NVDECSRD,
5306803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_NVDECSWR,
5406803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_APER,
5506803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_APEW,
5606803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_NVJPGSRD,
5706803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_NVJPGSWR,
5806803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SESRD,
5906803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SESWR,
6006803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_ETRR,
6106803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_ETRW,
6206803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_TSECSRDB,
6306803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_TSECSWRB,
6406803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_GPUSRD2,
6506803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_GPUSWR2,
6606803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_AXISR,
6706803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_AXISW,
6806803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_EQOSR,
6906803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_EQOSW,
7006803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_UFSHCR,
7106803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_UFSHCW,
7206803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR,
7306803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_BPMPR,
7406803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_BPMPW,
7506803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_BPMPDMAR,
7606803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_BPMPDMAW,
7706803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_AONR,
7806803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_AONW,
7906803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_AONDMAR,
8006803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_AONDMAW,
8106803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SCER,
8206803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SCEW,
8306803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SCEDMAR,
8406803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_SCEDMAW,
8506803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_APEDMAR,
8606803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_APEDMAW,
8706803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR1,
8806803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_VICSRD1,
8906803cfdSPritesh Raithatha 	MC_STREAMID_OVERRIDE_CFG_NVDECSRD1
9006803cfdSPritesh Raithatha };
9106803cfdSPritesh Raithatha 
9206803cfdSPritesh Raithatha /*******************************************************************************
9306803cfdSPritesh Raithatha  * Array to hold the security configs for stream IDs
9406803cfdSPritesh Raithatha  ******************************************************************************/
9506803cfdSPritesh Raithatha const static mc_streamid_security_cfg_t tegra186_streamid_sec_cfgs[] = {
9606803cfdSPritesh Raithatha 	mc_make_sec_cfg(SCEW, NON_SECURE, NO_OVERRIDE, ENABLE),
9706803cfdSPritesh Raithatha 	mc_make_sec_cfg(AFIR, NON_SECURE, OVERRIDE, ENABLE),
9806803cfdSPritesh Raithatha 	mc_make_sec_cfg(AFIW, NON_SECURE, OVERRIDE, ENABLE),
9906803cfdSPritesh Raithatha 	mc_make_sec_cfg(NVDISPLAYR1, NON_SECURE, OVERRIDE, ENABLE),
10006803cfdSPritesh Raithatha 	mc_make_sec_cfg(XUSB_DEVR, NON_SECURE, OVERRIDE, ENABLE),
10106803cfdSPritesh Raithatha 	mc_make_sec_cfg(VICSRD1, NON_SECURE, NO_OVERRIDE, ENABLE),
10206803cfdSPritesh Raithatha 	mc_make_sec_cfg(NVENCSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
10306803cfdSPritesh Raithatha 	mc_make_sec_cfg(TSECSRDB, NON_SECURE, NO_OVERRIDE, ENABLE),
10406803cfdSPritesh Raithatha 	mc_make_sec_cfg(AXISW, SECURE, NO_OVERRIDE, DISABLE),
10506803cfdSPritesh Raithatha 	mc_make_sec_cfg(SDMMCWAB, NON_SECURE, OVERRIDE, ENABLE),
10606803cfdSPritesh Raithatha 	mc_make_sec_cfg(AONDMAW, NON_SECURE, NO_OVERRIDE, ENABLE),
10706803cfdSPritesh Raithatha 	mc_make_sec_cfg(GPUSWR2, SECURE, NO_OVERRIDE, DISABLE),
10806803cfdSPritesh Raithatha 	mc_make_sec_cfg(SATAW, NON_SECURE, OVERRIDE, ENABLE),
10906803cfdSPritesh Raithatha 	mc_make_sec_cfg(UFSHCW, NON_SECURE, OVERRIDE, ENABLE),
11006803cfdSPritesh Raithatha 	mc_make_sec_cfg(SDMMCR, NON_SECURE, OVERRIDE, ENABLE),
11106803cfdSPritesh Raithatha 	mc_make_sec_cfg(SCEDMAW, NON_SECURE, NO_OVERRIDE, ENABLE),
11206803cfdSPritesh Raithatha 	mc_make_sec_cfg(UFSHCR, NON_SECURE, OVERRIDE, ENABLE),
11306803cfdSPritesh Raithatha 	mc_make_sec_cfg(SDMMCWAA, NON_SECURE, OVERRIDE, ENABLE),
11406803cfdSPritesh Raithatha 	mc_make_sec_cfg(SESWR, NON_SECURE, NO_OVERRIDE, ENABLE),
11506803cfdSPritesh Raithatha 	mc_make_sec_cfg(MPCORER, NON_SECURE, OVERRIDE, ENABLE),
11606803cfdSPritesh Raithatha 	mc_make_sec_cfg(PTCR, NON_SECURE, OVERRIDE, ENABLE),
11706803cfdSPritesh Raithatha 	mc_make_sec_cfg(BPMPW, NON_SECURE, NO_OVERRIDE, ENABLE),
11806803cfdSPritesh Raithatha 	mc_make_sec_cfg(ETRW, NON_SECURE, OVERRIDE, ENABLE),
11906803cfdSPritesh Raithatha 	mc_make_sec_cfg(GPUSRD, SECURE, NO_OVERRIDE, DISABLE),
12006803cfdSPritesh Raithatha 	mc_make_sec_cfg(VICSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
12106803cfdSPritesh Raithatha 	mc_make_sec_cfg(SCEDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
12206803cfdSPritesh Raithatha 	mc_make_sec_cfg(HDAW, NON_SECURE, OVERRIDE, ENABLE),
12306803cfdSPritesh Raithatha 	mc_make_sec_cfg(ISPWA, NON_SECURE, OVERRIDE, ENABLE),
12406803cfdSPritesh Raithatha 	mc_make_sec_cfg(EQOSW, NON_SECURE, OVERRIDE, ENABLE),
12506803cfdSPritesh Raithatha 	mc_make_sec_cfg(XUSB_HOSTW, NON_SECURE, OVERRIDE, ENABLE),
12606803cfdSPritesh Raithatha 	mc_make_sec_cfg(TSECSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
12706803cfdSPritesh Raithatha 	mc_make_sec_cfg(SDMMCRAA, NON_SECURE, OVERRIDE, ENABLE),
12806803cfdSPritesh Raithatha 	mc_make_sec_cfg(VIW, NON_SECURE, OVERRIDE, ENABLE),
12906803cfdSPritesh Raithatha 	mc_make_sec_cfg(AXISR, SECURE, NO_OVERRIDE, DISABLE),
13006803cfdSPritesh Raithatha 	mc_make_sec_cfg(SDMMCW, NON_SECURE, OVERRIDE, ENABLE),
13106803cfdSPritesh Raithatha 	mc_make_sec_cfg(BPMPDMAW, NON_SECURE, NO_OVERRIDE, ENABLE),
13206803cfdSPritesh Raithatha 	mc_make_sec_cfg(ISPRA, NON_SECURE, OVERRIDE, ENABLE),
13306803cfdSPritesh Raithatha 	mc_make_sec_cfg(NVDECSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
13406803cfdSPritesh Raithatha 	mc_make_sec_cfg(XUSB_DEVW, NON_SECURE, OVERRIDE, ENABLE),
13506803cfdSPritesh Raithatha 	mc_make_sec_cfg(NVDECSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
13606803cfdSPritesh Raithatha 	mc_make_sec_cfg(MPCOREW, NON_SECURE, OVERRIDE, ENABLE),
13706803cfdSPritesh Raithatha 	mc_make_sec_cfg(NVDISPLAYR, NON_SECURE, OVERRIDE, ENABLE),
13806803cfdSPritesh Raithatha 	mc_make_sec_cfg(BPMPDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
13906803cfdSPritesh Raithatha 	mc_make_sec_cfg(NVJPGSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
14006803cfdSPritesh Raithatha 	mc_make_sec_cfg(NVDECSRD1, NON_SECURE, NO_OVERRIDE, ENABLE),
14106803cfdSPritesh Raithatha 	mc_make_sec_cfg(TSECSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
14206803cfdSPritesh Raithatha 	mc_make_sec_cfg(NVJPGSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
14306803cfdSPritesh Raithatha 	mc_make_sec_cfg(SDMMCWA, NON_SECURE, OVERRIDE, ENABLE),
14406803cfdSPritesh Raithatha 	mc_make_sec_cfg(SCER, NON_SECURE, NO_OVERRIDE, ENABLE),
14506803cfdSPritesh Raithatha 	mc_make_sec_cfg(XUSB_HOSTR, NON_SECURE, OVERRIDE, ENABLE),
14606803cfdSPritesh Raithatha 	mc_make_sec_cfg(VICSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
14706803cfdSPritesh Raithatha 	mc_make_sec_cfg(AONDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
14806803cfdSPritesh Raithatha 	mc_make_sec_cfg(AONW, NON_SECURE, NO_OVERRIDE, ENABLE),
14906803cfdSPritesh Raithatha 	mc_make_sec_cfg(SDMMCRA, NON_SECURE, OVERRIDE, ENABLE),
15006803cfdSPritesh Raithatha 	mc_make_sec_cfg(HOST1XDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
15106803cfdSPritesh Raithatha 	mc_make_sec_cfg(EQOSR, NON_SECURE, OVERRIDE, ENABLE),
15206803cfdSPritesh Raithatha 	mc_make_sec_cfg(SATAR, NON_SECURE, OVERRIDE, ENABLE),
15306803cfdSPritesh Raithatha 	mc_make_sec_cfg(BPMPR, NON_SECURE, NO_OVERRIDE, ENABLE),
15406803cfdSPritesh Raithatha 	mc_make_sec_cfg(HDAR, NON_SECURE, OVERRIDE, ENABLE),
15506803cfdSPritesh Raithatha 	mc_make_sec_cfg(SDMMCRAB, NON_SECURE, OVERRIDE, ENABLE),
15606803cfdSPritesh Raithatha 	mc_make_sec_cfg(ETRR, NON_SECURE, OVERRIDE, ENABLE),
15706803cfdSPritesh Raithatha 	mc_make_sec_cfg(AONR, NON_SECURE, NO_OVERRIDE, ENABLE),
15806803cfdSPritesh Raithatha 	mc_make_sec_cfg(SESRD, NON_SECURE, NO_OVERRIDE, ENABLE),
15906803cfdSPritesh Raithatha 	mc_make_sec_cfg(NVENCSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
16006803cfdSPritesh Raithatha 	mc_make_sec_cfg(GPUSWR, SECURE, NO_OVERRIDE, DISABLE),
16106803cfdSPritesh Raithatha 	mc_make_sec_cfg(TSECSWRB, NON_SECURE, NO_OVERRIDE, ENABLE),
16206803cfdSPritesh Raithatha 	mc_make_sec_cfg(ISPWB, NON_SECURE, OVERRIDE, ENABLE),
16306803cfdSPritesh Raithatha 	mc_make_sec_cfg(GPUSRD2, SECURE, NO_OVERRIDE, DISABLE),
16406803cfdSPritesh Raithatha 	mc_make_sec_cfg(APEDMAW, NON_SECURE, NO_OVERRIDE, ENABLE),
16506803cfdSPritesh Raithatha 	mc_make_sec_cfg(APER, NON_SECURE, NO_OVERRIDE, ENABLE),
16606803cfdSPritesh Raithatha 	mc_make_sec_cfg(APEW, NON_SECURE, NO_OVERRIDE, ENABLE),
16706803cfdSPritesh Raithatha 	mc_make_sec_cfg(APEDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
16806803cfdSPritesh Raithatha };
16906803cfdSPritesh Raithatha 
17006803cfdSPritesh Raithatha /*******************************************************************************
17106803cfdSPritesh Raithatha  * Array to hold the transaction override configs
17206803cfdSPritesh Raithatha  ******************************************************************************/
17306803cfdSPritesh Raithatha const static mc_txn_override_cfg_t tegra186_txn_override_cfgs[] = {
17406803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(BPMPW, CGID_TAG_ADR),
17506803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(EQOSW, CGID_TAG_ADR),
17606803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(NVJPGSWR, CGID_TAG_ADR),
17706803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(SDMMCWAA, CGID_TAG_ADR),
17806803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(MPCOREW, CGID_TAG_ADR),
17906803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(SCEDMAW, CGID_TAG_ADR),
18006803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(SDMMCW, CGID_TAG_ADR),
18106803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(AXISW, CGID_TAG_ADR),
18206803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(TSECSWR, CGID_TAG_ADR),
18306803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(GPUSWR, CGID_TAG_ADR),
18406803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(XUSB_HOSTW, CGID_TAG_ADR),
18506803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(TSECSWRB, CGID_TAG_ADR),
18606803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(GPUSWR2, CGID_TAG_ADR),
18706803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(AONDMAW, CGID_TAG_ADR),
18806803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(AONW, CGID_TAG_ADR),
18906803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(SESWR, CGID_TAG_ADR),
19006803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(BPMPDMAW, CGID_TAG_ADR),
19106803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(SDMMCWA, CGID_TAG_ADR),
19206803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(HDAW, CGID_TAG_ADR),
19306803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(NVDECSWR, CGID_TAG_ADR),
19406803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(UFSHCW, CGID_TAG_ADR),
19506803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(SATAW, CGID_TAG_ADR),
19606803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(ETRW, CGID_TAG_ADR),
19706803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(VICSWR, CGID_TAG_ADR),
19806803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(NVENCSWR, CGID_TAG_ADR),
19906803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(SDMMCWAB, CGID_TAG_ADR),
20006803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(ISPWB, CGID_TAG_ADR),
20106803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(APEW, CGID_TAG_ADR),
20206803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(XUSB_DEVW, CGID_TAG_ADR),
20306803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(AFIW, CGID_TAG_ADR),
20406803cfdSPritesh Raithatha 	mc_make_txn_override_cfg(SCEW, CGID_TAG_ADR),
20506803cfdSPritesh Raithatha };
20606803cfdSPritesh Raithatha 
207*ab2eb455SPuneet Saxena static void tegra186_memctrl_reconfig_mss_clients(void)
208*ab2eb455SPuneet Saxena {
209*ab2eb455SPuneet Saxena #if ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS
210*ab2eb455SPuneet Saxena 	uint32_t val, wdata_0, wdata_1;
211*ab2eb455SPuneet Saxena 
212*ab2eb455SPuneet Saxena 	/*
213*ab2eb455SPuneet Saxena 	 * Assert Memory Controller's HOTRESET_FLUSH_ENABLE signal for
214*ab2eb455SPuneet Saxena 	 * boot and strongly ordered MSS clients to flush existing memory
215*ab2eb455SPuneet Saxena 	 * traffic and stall future requests.
216*ab2eb455SPuneet Saxena 	 */
217*ab2eb455SPuneet Saxena 	val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL0);
218*ab2eb455SPuneet Saxena 	assert(val == MC_CLIENT_HOTRESET_CTRL0_RESET_VAL);
219*ab2eb455SPuneet Saxena 
220*ab2eb455SPuneet Saxena 	wdata_0 = MC_CLIENT_HOTRESET_CTRL0_HDA_FLUSH_ENB |
221*ab2eb455SPuneet Saxena #if ENABLE_AFI_DEVICE
222*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL0_AFI_FLUSH_ENB |
223*ab2eb455SPuneet Saxena #endif
224*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL0_SATA_FLUSH_ENB |
225*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL0_XUSB_HOST_FLUSH_ENB |
226*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL0_XUSB_DEV_FLUSH_ENB;
227*ab2eb455SPuneet Saxena 	tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL0, wdata_0);
228*ab2eb455SPuneet Saxena 
229*ab2eb455SPuneet Saxena 	/* Wait for HOTRESET STATUS to indicate FLUSH_DONE */
230*ab2eb455SPuneet Saxena 	do {
231*ab2eb455SPuneet Saxena 		val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS0);
232*ab2eb455SPuneet Saxena 	} while ((val & wdata_0) != wdata_0);
233*ab2eb455SPuneet Saxena 
234*ab2eb455SPuneet Saxena 	/* Wait one more time due to SW WAR for known legacy issue */
235*ab2eb455SPuneet Saxena 	do {
236*ab2eb455SPuneet Saxena 		val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS0);
237*ab2eb455SPuneet Saxena 	} while ((val & wdata_0) != wdata_0);
238*ab2eb455SPuneet Saxena 
239*ab2eb455SPuneet Saxena 	val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL1);
240*ab2eb455SPuneet Saxena 	assert(val == MC_CLIENT_HOTRESET_CTRL1_RESET_VAL);
241*ab2eb455SPuneet Saxena 
242*ab2eb455SPuneet Saxena 	wdata_1 = MC_CLIENT_HOTRESET_CTRL1_SDMMC4A_FLUSH_ENB |
243*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL1_APE_FLUSH_ENB |
244*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL1_SE_FLUSH_ENB |
245*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL1_ETR_FLUSH_ENB |
246*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL1_AXIS_FLUSH_ENB |
247*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL1_EQOS_FLUSH_ENB |
248*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL1_UFSHC_FLUSH_ENB |
249*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL1_BPMP_FLUSH_ENB |
250*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL1_AON_FLUSH_ENB |
251*ab2eb455SPuneet Saxena 		  MC_CLIENT_HOTRESET_CTRL1_SCE_FLUSH_ENB;
252*ab2eb455SPuneet Saxena 	tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL1, wdata_1);
253*ab2eb455SPuneet Saxena 
254*ab2eb455SPuneet Saxena 	/* Wait for HOTRESET STATUS to indicate FLUSH_DONE */
255*ab2eb455SPuneet Saxena 	do {
256*ab2eb455SPuneet Saxena 		val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS1);
257*ab2eb455SPuneet Saxena 	} while ((val & wdata_1) != wdata_1);
258*ab2eb455SPuneet Saxena 
259*ab2eb455SPuneet Saxena 	/* Wait one more time due to SW WAR for known legacy issue */
260*ab2eb455SPuneet Saxena 	do {
261*ab2eb455SPuneet Saxena 		val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS1);
262*ab2eb455SPuneet Saxena 	} while ((val & wdata_1) != wdata_1);
263*ab2eb455SPuneet Saxena 
264*ab2eb455SPuneet Saxena 	/*
265*ab2eb455SPuneet Saxena 	 * Change MEMTYPE_OVERRIDE from SO_DEV -> PASSTHRU for boot and
266*ab2eb455SPuneet Saxena 	 * strongly ordered MSS clients. ROC needs to be single point
267*ab2eb455SPuneet Saxena 	 * of control on overriding the memory type. So, remove TSA's
268*ab2eb455SPuneet Saxena 	 * memtype override.
269*ab2eb455SPuneet Saxena 	 *
270*ab2eb455SPuneet Saxena 	 * MC clients with default SO_DEV override still enabled at TSA:
271*ab2eb455SPuneet Saxena 	 * AONW, BPMPW, SCEW, APEW
272*ab2eb455SPuneet Saxena 	 */
273*ab2eb455SPuneet Saxena #if ENABLE_AFI_DEVICE
274*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(AFIW);
275*ab2eb455SPuneet Saxena #endif
276*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(HDAW);
277*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(SATAW);
278*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(XUSB_HOSTW);
279*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(XUSB_DEVW);
280*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(SDMMCWAB);
281*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(APEDMAW);
282*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(SESWR);
283*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(ETRW);
284*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(AXISW);
285*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(EQOSW);
286*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(UFSHCW);
287*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(BPMPDMAW);
288*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(AONDMAW);
289*ab2eb455SPuneet Saxena 	mc_set_tsa_passthrough(SCEDMAW);
290*ab2eb455SPuneet Saxena 
291*ab2eb455SPuneet Saxena 	/* Parker has no IO Coherency support and need the following:
292*ab2eb455SPuneet Saxena 	 * Ordered MC Clients on Parker are AFI, EQOS, SATA, XUSB.
293*ab2eb455SPuneet Saxena 	 * ISO clients(DISP, VI, EQOS) should never snoop caches and
294*ab2eb455SPuneet Saxena 	 *     don't need ROC/PCFIFO ordering.
295*ab2eb455SPuneet Saxena 	 * ISO clients(EQOS) that need ordering should use PCFIFO ordering
296*ab2eb455SPuneet Saxena 	 *     and bypass ROC ordering by using FORCE_NON_COHERENT path.
297*ab2eb455SPuneet Saxena 	 * FORCE_NON_COHERENT/FORCE_COHERENT config take precedence
298*ab2eb455SPuneet Saxena 	 *     over SMMU attributes.
299*ab2eb455SPuneet Saxena 	 * Force all Normal memory transactions from ISO and non-ISO to be
300*ab2eb455SPuneet Saxena 	 *     non-coherent(bypass ROC, avoid cache snoop to avoid perf hit).
301*ab2eb455SPuneet Saxena 	 * Force the SO_DEV transactions from ordered ISO clients(EQOS) to
302*ab2eb455SPuneet Saxena 	 *     non-coherent path and enable MC PCFIFO interlock for ordering.
303*ab2eb455SPuneet Saxena 	 * Force the SO_DEV transactions from ordered non-ISO clients (PCIe,
304*ab2eb455SPuneet Saxena 	 *     XUSB, SATA) to coherent so that the transactions are
305*ab2eb455SPuneet Saxena 	 *     ordered by ROC.
306*ab2eb455SPuneet Saxena 	 * PCFIFO ensure write ordering.
307*ab2eb455SPuneet Saxena 	 * Read after Write ordering is maintained/enforced by MC clients.
308*ab2eb455SPuneet Saxena 	 * Clients that need PCIe type write ordering must
309*ab2eb455SPuneet Saxena 	 *     go through ROC ordering.
310*ab2eb455SPuneet Saxena 	 * Ordering enable for Read clients is not necessary.
311*ab2eb455SPuneet Saxena 	 * R5's and A9 would get necessary ordering from AXI and
312*ab2eb455SPuneet Saxena 	 *     don't need ROC ordering enable:
313*ab2eb455SPuneet Saxena 	 *     - MMIO ordering is through dev mapping and MMIO
314*ab2eb455SPuneet Saxena 	 *       accesses bypass SMMU.
315*ab2eb455SPuneet Saxena 	 *     - Normal memory is accessed through SMMU and ordering is
316*ab2eb455SPuneet Saxena 	 *       ensured by client and AXI.
317*ab2eb455SPuneet Saxena 	 *     - Ack point for Normal memory is WCAM in MC.
318*ab2eb455SPuneet Saxena 	 *     - MMIO's can be early acked and AXI ensures dev memory ordering,
319*ab2eb455SPuneet Saxena 	 *       Client ensures read/write direction change ordering.
320*ab2eb455SPuneet Saxena 	 *     - See Bug 200312466 for more details.
321*ab2eb455SPuneet Saxena 	 *
322*ab2eb455SPuneet Saxena 	 * CGID_TAG_ADR is only present from T186 A02. As this code is common
323*ab2eb455SPuneet Saxena 	 *    between A01 and A02, tegra_memctrl_set_overrides() programs
324*ab2eb455SPuneet Saxena 	 *    CGID_TAG_ADR for the necessary clients on A02.
325*ab2eb455SPuneet Saxena 	 */
326*ab2eb455SPuneet Saxena 	mc_set_txn_override(HDAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
327*ab2eb455SPuneet Saxena 	mc_set_txn_override(BPMPW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
328*ab2eb455SPuneet Saxena 	mc_set_txn_override(PTCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
329*ab2eb455SPuneet Saxena 	mc_set_txn_override(NVDISPLAYR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
330*ab2eb455SPuneet Saxena 	mc_set_txn_override(EQOSW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
331*ab2eb455SPuneet Saxena 	mc_set_txn_override(NVJPGSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
332*ab2eb455SPuneet Saxena 	mc_set_txn_override(ISPRA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
333*ab2eb455SPuneet Saxena 	mc_set_txn_override(SDMMCWAA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
334*ab2eb455SPuneet Saxena 	mc_set_txn_override(VICSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
335*ab2eb455SPuneet Saxena 	mc_set_txn_override(MPCOREW, CGID_TAG_DEFAULT, SO_DEV_ZERO, NO_OVERRIDE, NO_OVERRIDE);
336*ab2eb455SPuneet Saxena 	mc_set_txn_override(GPUSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
337*ab2eb455SPuneet Saxena 	mc_set_txn_override(AXISR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
338*ab2eb455SPuneet Saxena 	mc_set_txn_override(SCEDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
339*ab2eb455SPuneet Saxena 	mc_set_txn_override(SDMMCW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
340*ab2eb455SPuneet Saxena 	mc_set_txn_override(EQOSR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
341*ab2eb455SPuneet Saxena 	/* See bug 200131110 comment #35*/
342*ab2eb455SPuneet Saxena 	mc_set_txn_override(APEDMAR, CGID_TAG_CLIENT_AXI_ID, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
343*ab2eb455SPuneet Saxena 	mc_set_txn_override(NVENCSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
344*ab2eb455SPuneet Saxena 	mc_set_txn_override(SDMMCRAB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
345*ab2eb455SPuneet Saxena 	mc_set_txn_override(VICSRD1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
346*ab2eb455SPuneet Saxena 	mc_set_txn_override(BPMPDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
347*ab2eb455SPuneet Saxena 	mc_set_txn_override(VIW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
348*ab2eb455SPuneet Saxena 	mc_set_txn_override(SDMMCRAA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
349*ab2eb455SPuneet Saxena 	mc_set_txn_override(AXISW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
350*ab2eb455SPuneet Saxena 	mc_set_txn_override(XUSB_DEVR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
351*ab2eb455SPuneet Saxena 	mc_set_txn_override(UFSHCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
352*ab2eb455SPuneet Saxena 	mc_set_txn_override(TSECSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
353*ab2eb455SPuneet Saxena 	mc_set_txn_override(GPUSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
354*ab2eb455SPuneet Saxena 	mc_set_txn_override(SATAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
355*ab2eb455SPuneet Saxena 	mc_set_txn_override(XUSB_HOSTW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT);
356*ab2eb455SPuneet Saxena 	mc_set_txn_override(TSECSWRB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
357*ab2eb455SPuneet Saxena 	mc_set_txn_override(GPUSRD2, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
358*ab2eb455SPuneet Saxena 	mc_set_txn_override(SCEDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
359*ab2eb455SPuneet Saxena 	mc_set_txn_override(GPUSWR2, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
360*ab2eb455SPuneet Saxena 	mc_set_txn_override(AONDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
361*ab2eb455SPuneet Saxena 	/* See bug 200131110 comment #35*/
362*ab2eb455SPuneet Saxena 	mc_set_txn_override(APEDMAW, CGID_TAG_CLIENT_AXI_ID, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
363*ab2eb455SPuneet Saxena 	mc_set_txn_override(AONW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
364*ab2eb455SPuneet Saxena 	mc_set_txn_override(HOST1XDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
365*ab2eb455SPuneet Saxena 	mc_set_txn_override(ETRR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
366*ab2eb455SPuneet Saxena 	mc_set_txn_override(SESWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
367*ab2eb455SPuneet Saxena 	mc_set_txn_override(NVJPGSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
368*ab2eb455SPuneet Saxena 	mc_set_txn_override(NVDECSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
369*ab2eb455SPuneet Saxena 	mc_set_txn_override(TSECSRDB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
370*ab2eb455SPuneet Saxena 	mc_set_txn_override(BPMPDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
371*ab2eb455SPuneet Saxena 	mc_set_txn_override(APER, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
372*ab2eb455SPuneet Saxena 	mc_set_txn_override(NVDECSRD1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
373*ab2eb455SPuneet Saxena 	mc_set_txn_override(XUSB_HOSTR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
374*ab2eb455SPuneet Saxena 	mc_set_txn_override(ISPWA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
375*ab2eb455SPuneet Saxena 	mc_set_txn_override(SESRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
376*ab2eb455SPuneet Saxena 	mc_set_txn_override(SCER, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
377*ab2eb455SPuneet Saxena 	mc_set_txn_override(AONR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
378*ab2eb455SPuneet Saxena 	mc_set_txn_override(MPCORER, CGID_TAG_DEFAULT, SO_DEV_ZERO, NO_OVERRIDE, NO_OVERRIDE);
379*ab2eb455SPuneet Saxena 	mc_set_txn_override(SDMMCWA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
380*ab2eb455SPuneet Saxena 	mc_set_txn_override(HDAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
381*ab2eb455SPuneet Saxena 	mc_set_txn_override(NVDECSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
382*ab2eb455SPuneet Saxena 	mc_set_txn_override(UFSHCW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
383*ab2eb455SPuneet Saxena 	mc_set_txn_override(AONDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
384*ab2eb455SPuneet Saxena 	mc_set_txn_override(SATAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT);
385*ab2eb455SPuneet Saxena 	mc_set_txn_override(ETRW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
386*ab2eb455SPuneet Saxena 	mc_set_txn_override(VICSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
387*ab2eb455SPuneet Saxena 	mc_set_txn_override(NVENCSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
388*ab2eb455SPuneet Saxena 	/* See bug 200131110 comment #35 */
389*ab2eb455SPuneet Saxena 	mc_set_txn_override(AFIR, CGID_TAG_DEFAULT, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
390*ab2eb455SPuneet Saxena 	mc_set_txn_override(SDMMCWAB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
391*ab2eb455SPuneet Saxena 	mc_set_txn_override(SDMMCRA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
392*ab2eb455SPuneet Saxena 	mc_set_txn_override(NVDISPLAYR1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
393*ab2eb455SPuneet Saxena 	mc_set_txn_override(ISPWB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
394*ab2eb455SPuneet Saxena 	mc_set_txn_override(BPMPR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
395*ab2eb455SPuneet Saxena 	mc_set_txn_override(APEW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
396*ab2eb455SPuneet Saxena 	mc_set_txn_override(SDMMCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
397*ab2eb455SPuneet Saxena 	mc_set_txn_override(XUSB_DEVW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT);
398*ab2eb455SPuneet Saxena 	mc_set_txn_override(TSECSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
399*ab2eb455SPuneet Saxena 	/*
400*ab2eb455SPuneet Saxena 	 * See bug 200131110 comment #35 - there are no normal requests
401*ab2eb455SPuneet Saxena 	 * and AWID for SO/DEV requests is hardcoded in RTL for a
402*ab2eb455SPuneet Saxena 	 * particular PCIE controller
403*ab2eb455SPuneet Saxena 	 */
404*ab2eb455SPuneet Saxena 	mc_set_txn_override(AFIW, CGID_TAG_DEFAULT, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_COHERENT);
405*ab2eb455SPuneet Saxena 	mc_set_txn_override(SCEW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
406*ab2eb455SPuneet Saxena 
407*ab2eb455SPuneet Saxena 	/*
408*ab2eb455SPuneet Saxena 	 * At this point, ordering can occur at ROC. So, remove PCFIFO's
409*ab2eb455SPuneet Saxena 	 * control over ordering requests.
410*ab2eb455SPuneet Saxena 	 *
411*ab2eb455SPuneet Saxena 	 * Change PCFIFO_*_ORDERED_CLIENT from ORDERED -> UNORDERED for
412*ab2eb455SPuneet Saxena 	 * boot and strongly ordered MSS clients
413*ab2eb455SPuneet Saxena 	 */
414*ab2eb455SPuneet Saxena 	val = MC_PCFIFO_CLIENT_CONFIG1_RESET_VAL &
415*ab2eb455SPuneet Saxena #if ENABLE_AFI_DEVICE
416*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(1, AFIW) &
417*ab2eb455SPuneet Saxena #endif
418*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(1, HDAW) &
419*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(1, SATAW);
420*ab2eb455SPuneet Saxena 	tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG1, val);
421*ab2eb455SPuneet Saxena 
422*ab2eb455SPuneet Saxena 	val = MC_PCFIFO_CLIENT_CONFIG2_RESET_VAL &
423*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(2, XUSB_HOSTW) &
424*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(2, XUSB_DEVW);
425*ab2eb455SPuneet Saxena 	tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG2, val);
426*ab2eb455SPuneet Saxena 
427*ab2eb455SPuneet Saxena 	val = MC_PCFIFO_CLIENT_CONFIG3_RESET_VAL &
428*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(3, SDMMCWAB);
429*ab2eb455SPuneet Saxena 	tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG3, val);
430*ab2eb455SPuneet Saxena 
431*ab2eb455SPuneet Saxena 	val = MC_PCFIFO_CLIENT_CONFIG4_RESET_VAL &
432*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(4, SESWR) &
433*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(4, ETRW) &
434*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(4, AXISW) &
435*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(4, UFSHCW) &
436*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(4, BPMPDMAW) &
437*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(4, AONDMAW) &
438*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(4, SCEDMAW);
439*ab2eb455SPuneet Saxena 	/* EQOSW is the only client that has PCFIFO order enabled. */
440*ab2eb455SPuneet Saxena 	val |= mc_set_pcfifo_ordered_boot_so_mss(4, EQOSW);
441*ab2eb455SPuneet Saxena 	tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG4, val);
442*ab2eb455SPuneet Saxena 
443*ab2eb455SPuneet Saxena 	val = MC_PCFIFO_CLIENT_CONFIG5_RESET_VAL &
444*ab2eb455SPuneet Saxena 		mc_set_pcfifo_unordered_boot_so_mss(5, APEDMAW);
445*ab2eb455SPuneet Saxena 	tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG5, val);
446*ab2eb455SPuneet Saxena 
447*ab2eb455SPuneet Saxena 	/*
448*ab2eb455SPuneet Saxena 	 * Deassert HOTRESET FLUSH_ENABLE for boot and strongly ordered MSS
449*ab2eb455SPuneet Saxena 	 * clients to allow memory traffic from all clients to start passing
450*ab2eb455SPuneet Saxena 	 * through ROC
451*ab2eb455SPuneet Saxena 	 */
452*ab2eb455SPuneet Saxena 	val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL0);
453*ab2eb455SPuneet Saxena 	assert(val == wdata_0);
454*ab2eb455SPuneet Saxena 
455*ab2eb455SPuneet Saxena 	wdata_0 = MC_CLIENT_HOTRESET_CTRL0_RESET_VAL;
456*ab2eb455SPuneet Saxena 	tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL0, wdata_0);
457*ab2eb455SPuneet Saxena 
458*ab2eb455SPuneet Saxena 	val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL1);
459*ab2eb455SPuneet Saxena 	assert(val == wdata_1);
460*ab2eb455SPuneet Saxena 
461*ab2eb455SPuneet Saxena 	wdata_1 = MC_CLIENT_HOTRESET_CTRL1_RESET_VAL;
462*ab2eb455SPuneet Saxena 	tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL1, wdata_1);
463*ab2eb455SPuneet Saxena 
464*ab2eb455SPuneet Saxena #endif
465*ab2eb455SPuneet Saxena }
466*ab2eb455SPuneet Saxena 
467*ab2eb455SPuneet Saxena static void tegra186_memctrl_set_overrides(void)
468*ab2eb455SPuneet Saxena {
469*ab2eb455SPuneet Saxena 	const tegra_mc_settings_t *plat_mc_settings = tegra_get_mc_settings();
470*ab2eb455SPuneet Saxena 	const mc_txn_override_cfg_t *mc_txn_override_cfgs;
471*ab2eb455SPuneet Saxena 	uint32_t num_txn_override_cfgs;
472*ab2eb455SPuneet Saxena 	uint32_t i, val;
473*ab2eb455SPuneet Saxena 
474*ab2eb455SPuneet Saxena 	/* Get the settings from the platform */
475*ab2eb455SPuneet Saxena 	assert(plat_mc_settings != NULL);
476*ab2eb455SPuneet Saxena 	mc_txn_override_cfgs = plat_mc_settings->txn_override_cfg;
477*ab2eb455SPuneet Saxena 	num_txn_override_cfgs = plat_mc_settings->num_txn_override_cfgs;
478*ab2eb455SPuneet Saxena 
479*ab2eb455SPuneet Saxena 	/*
480*ab2eb455SPuneet Saxena 	 * Set the MC_TXN_OVERRIDE registers for write clients.
481*ab2eb455SPuneet Saxena 	 */
482*ab2eb455SPuneet Saxena 	if ((tegra_chipid_is_t186()) &&
483*ab2eb455SPuneet Saxena 	    (!tegra_platform_is_silicon() ||
484*ab2eb455SPuneet Saxena 	    (tegra_platform_is_silicon() && (tegra_get_chipid_minor() == 1U)))) {
485*ab2eb455SPuneet Saxena 
486*ab2eb455SPuneet Saxena 		/*
487*ab2eb455SPuneet Saxena 		 * GPU and NVENC settings for Tegra186 simulation and
488*ab2eb455SPuneet Saxena 		 * Silicon rev. A01
489*ab2eb455SPuneet Saxena 		 */
490*ab2eb455SPuneet Saxena 		val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR);
491*ab2eb455SPuneet Saxena 		val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK;
492*ab2eb455SPuneet Saxena 		tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR,
493*ab2eb455SPuneet Saxena 			val | MC_TXN_OVERRIDE_CGID_TAG_ZERO);
494*ab2eb455SPuneet Saxena 
495*ab2eb455SPuneet Saxena 		val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR2);
496*ab2eb455SPuneet Saxena 		val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK;
497*ab2eb455SPuneet Saxena 		tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR2,
498*ab2eb455SPuneet Saxena 			val | MC_TXN_OVERRIDE_CGID_TAG_ZERO);
499*ab2eb455SPuneet Saxena 
500*ab2eb455SPuneet Saxena 		val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_NVENCSWR);
501*ab2eb455SPuneet Saxena 		val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK;
502*ab2eb455SPuneet Saxena 		tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_NVENCSWR,
503*ab2eb455SPuneet Saxena 			val | MC_TXN_OVERRIDE_CGID_TAG_CLIENT_AXI_ID);
504*ab2eb455SPuneet Saxena 
505*ab2eb455SPuneet Saxena 	} else {
506*ab2eb455SPuneet Saxena 
507*ab2eb455SPuneet Saxena 		/*
508*ab2eb455SPuneet Saxena 		 * Settings for Tegra186 silicon rev. A02 and onwards.
509*ab2eb455SPuneet Saxena 		 */
510*ab2eb455SPuneet Saxena 		for (i = 0; i < num_txn_override_cfgs; i++) {
511*ab2eb455SPuneet Saxena 			val = tegra_mc_read_32(mc_txn_override_cfgs[i].offset);
512*ab2eb455SPuneet Saxena 			val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK;
513*ab2eb455SPuneet Saxena 			tegra_mc_write_32(mc_txn_override_cfgs[i].offset,
514*ab2eb455SPuneet Saxena 				val | mc_txn_override_cfgs[i].cgid_tag);
515*ab2eb455SPuneet Saxena 		}
516*ab2eb455SPuneet Saxena 	}
517*ab2eb455SPuneet Saxena }
518*ab2eb455SPuneet Saxena 
51906803cfdSPritesh Raithatha /*******************************************************************************
52006803cfdSPritesh Raithatha  * Struct to hold the memory controller settings
52106803cfdSPritesh Raithatha  ******************************************************************************/
52206803cfdSPritesh Raithatha static tegra_mc_settings_t tegra186_mc_settings = {
52306803cfdSPritesh Raithatha 	.streamid_override_cfg = tegra186_streamid_override_regs,
524aa64c5fbSAnthony Zhou 	.num_streamid_override_cfgs = (uint32_t)ARRAY_SIZE(tegra186_streamid_override_regs),
52506803cfdSPritesh Raithatha 	.streamid_security_cfg = tegra186_streamid_sec_cfgs,
526aa64c5fbSAnthony Zhou 	.num_streamid_security_cfgs = (uint32_t)ARRAY_SIZE(tegra186_streamid_sec_cfgs),
52706803cfdSPritesh Raithatha 	.txn_override_cfg = tegra186_txn_override_cfgs,
528*ab2eb455SPuneet Saxena 	.num_txn_override_cfgs = (uint32_t)ARRAY_SIZE(tegra186_txn_override_cfgs),
529*ab2eb455SPuneet Saxena 	.reconfig_mss_clients = tegra186_memctrl_reconfig_mss_clients,
530*ab2eb455SPuneet Saxena 	.set_txn_overrides = tegra186_memctrl_set_overrides,
53106803cfdSPritesh Raithatha };
53206803cfdSPritesh Raithatha 
53306803cfdSPritesh Raithatha /*******************************************************************************
53406803cfdSPritesh Raithatha  * Handler to return the pointer to the memory controller's settings struct
53506803cfdSPritesh Raithatha  ******************************************************************************/
53606803cfdSPritesh Raithatha tegra_mc_settings_t *tegra_get_mc_settings(void)
53706803cfdSPritesh Raithatha {
53806803cfdSPritesh Raithatha 	return &tegra186_mc_settings;
53906803cfdSPritesh Raithatha }
540