106803cfdSPritesh Raithatha /* 2*a7f4e89bSKrishna Reddy * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 306803cfdSPritesh Raithatha * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 506803cfdSPritesh Raithatha */ 606803cfdSPritesh Raithatha 7ab2eb455SPuneet Saxena #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 909d40e0eSAntonio Nino Diaz 10c63ec263SSteven Kao #include <mce.h> 1106803cfdSPritesh Raithatha #include <memctrl_v2.h> 12ab2eb455SPuneet Saxena #include <tegra_mc_def.h> 13ab2eb455SPuneet Saxena #include <tegra_platform.h> 1406803cfdSPritesh Raithatha 1506803cfdSPritesh Raithatha /******************************************************************************* 1606803cfdSPritesh Raithatha * Array to hold stream_id override config register offsets 1706803cfdSPritesh Raithatha ******************************************************************************/ 1806803cfdSPritesh Raithatha const static uint32_t tegra186_streamid_override_regs[] = { 1906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_PTCR, 2006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AFIR, 2106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_HDAR, 2206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_HOST1XDMAR, 2306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVENCSRD, 2406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SATAR, 2506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_MPCORER, 2606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVENCSWR, 2706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AFIW, 2806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_HDAW, 2906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_MPCOREW, 3006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SATAW, 3106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ISPRA, 3206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ISPWA, 3306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ISPWB, 3406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTR, 3506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTW, 3606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_XUSB_DEVR, 3706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_XUSB_DEVW, 3806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_TSECSRD, 3906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_TSECSWR, 4006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_GPUSRD, 4106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_GPUSWR, 4206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCRA, 4306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCRAA, 4406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCR, 4506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCRAB, 4606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCWA, 4706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCWAA, 4806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCW, 4906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCWAB, 5006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_VICSRD, 5106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_VICSWR, 5206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_VIW, 5306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDECSRD, 5406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDECSWR, 5506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_APER, 5606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_APEW, 5706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVJPGSRD, 5806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVJPGSWR, 5906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SESRD, 6006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SESWR, 6106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ETRR, 6206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ETRW, 6306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_TSECSRDB, 6406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_TSECSWRB, 6506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_GPUSRD2, 6606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_GPUSWR2, 6706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AXISR, 6806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AXISW, 6906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_EQOSR, 7006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_EQOSW, 7106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_UFSHCR, 7206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_UFSHCW, 7306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR, 7406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_BPMPR, 7506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_BPMPW, 7606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_BPMPDMAR, 7706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_BPMPDMAW, 7806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AONR, 7906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AONW, 8006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AONDMAR, 8106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AONDMAW, 8206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SCER, 8306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SCEW, 8406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SCEDMAR, 8506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SCEDMAW, 8606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_APEDMAR, 8706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_APEDMAW, 8806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR1, 8906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_VICSRD1, 9006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDECSRD1 9106803cfdSPritesh Raithatha }; 9206803cfdSPritesh Raithatha 9306803cfdSPritesh Raithatha /******************************************************************************* 9406803cfdSPritesh Raithatha * Array to hold the security configs for stream IDs 9506803cfdSPritesh Raithatha ******************************************************************************/ 9606803cfdSPritesh Raithatha const static mc_streamid_security_cfg_t tegra186_streamid_sec_cfgs[] = { 97*a7f4e89bSKrishna Reddy mc_make_sec_cfg(SCEW, NON_SECURE, NO_OVERRIDE, DISABLE), 9806803cfdSPritesh Raithatha mc_make_sec_cfg(AFIR, NON_SECURE, OVERRIDE, ENABLE), 9906803cfdSPritesh Raithatha mc_make_sec_cfg(AFIW, NON_SECURE, OVERRIDE, ENABLE), 10006803cfdSPritesh Raithatha mc_make_sec_cfg(NVDISPLAYR1, NON_SECURE, OVERRIDE, ENABLE), 10106803cfdSPritesh Raithatha mc_make_sec_cfg(XUSB_DEVR, NON_SECURE, OVERRIDE, ENABLE), 10206803cfdSPritesh Raithatha mc_make_sec_cfg(VICSRD1, NON_SECURE, NO_OVERRIDE, ENABLE), 10306803cfdSPritesh Raithatha mc_make_sec_cfg(NVENCSWR, NON_SECURE, NO_OVERRIDE, ENABLE), 10406803cfdSPritesh Raithatha mc_make_sec_cfg(TSECSRDB, NON_SECURE, NO_OVERRIDE, ENABLE), 10506803cfdSPritesh Raithatha mc_make_sec_cfg(AXISW, SECURE, NO_OVERRIDE, DISABLE), 10606803cfdSPritesh Raithatha mc_make_sec_cfg(SDMMCWAB, NON_SECURE, OVERRIDE, ENABLE), 10706803cfdSPritesh Raithatha mc_make_sec_cfg(AONDMAW, NON_SECURE, NO_OVERRIDE, ENABLE), 10806803cfdSPritesh Raithatha mc_make_sec_cfg(GPUSWR2, SECURE, NO_OVERRIDE, DISABLE), 10906803cfdSPritesh Raithatha mc_make_sec_cfg(SATAW, NON_SECURE, OVERRIDE, ENABLE), 11006803cfdSPritesh Raithatha mc_make_sec_cfg(UFSHCW, NON_SECURE, OVERRIDE, ENABLE), 11106803cfdSPritesh Raithatha mc_make_sec_cfg(SDMMCR, NON_SECURE, OVERRIDE, ENABLE), 112*a7f4e89bSKrishna Reddy mc_make_sec_cfg(SCEDMAW, NON_SECURE, NO_OVERRIDE, DISABLE), 11306803cfdSPritesh Raithatha mc_make_sec_cfg(UFSHCR, NON_SECURE, OVERRIDE, ENABLE), 11406803cfdSPritesh Raithatha mc_make_sec_cfg(SDMMCWAA, NON_SECURE, OVERRIDE, ENABLE), 11506803cfdSPritesh Raithatha mc_make_sec_cfg(SESWR, NON_SECURE, NO_OVERRIDE, ENABLE), 11606803cfdSPritesh Raithatha mc_make_sec_cfg(MPCORER, NON_SECURE, OVERRIDE, ENABLE), 11706803cfdSPritesh Raithatha mc_make_sec_cfg(PTCR, NON_SECURE, OVERRIDE, ENABLE), 118*a7f4e89bSKrishna Reddy mc_make_sec_cfg(BPMPW, NON_SECURE, NO_OVERRIDE, DISABLE), 11906803cfdSPritesh Raithatha mc_make_sec_cfg(ETRW, NON_SECURE, OVERRIDE, ENABLE), 12006803cfdSPritesh Raithatha mc_make_sec_cfg(GPUSRD, SECURE, NO_OVERRIDE, DISABLE), 12106803cfdSPritesh Raithatha mc_make_sec_cfg(VICSWR, NON_SECURE, NO_OVERRIDE, ENABLE), 122*a7f4e89bSKrishna Reddy mc_make_sec_cfg(SCEDMAR, NON_SECURE, NO_OVERRIDE, DISABLE), 12306803cfdSPritesh Raithatha mc_make_sec_cfg(HDAW, NON_SECURE, OVERRIDE, ENABLE), 12406803cfdSPritesh Raithatha mc_make_sec_cfg(ISPWA, NON_SECURE, OVERRIDE, ENABLE), 12506803cfdSPritesh Raithatha mc_make_sec_cfg(EQOSW, NON_SECURE, OVERRIDE, ENABLE), 12606803cfdSPritesh Raithatha mc_make_sec_cfg(XUSB_HOSTW, NON_SECURE, OVERRIDE, ENABLE), 12706803cfdSPritesh Raithatha mc_make_sec_cfg(TSECSWR, NON_SECURE, NO_OVERRIDE, ENABLE), 12806803cfdSPritesh Raithatha mc_make_sec_cfg(SDMMCRAA, NON_SECURE, OVERRIDE, ENABLE), 12906803cfdSPritesh Raithatha mc_make_sec_cfg(VIW, NON_SECURE, OVERRIDE, ENABLE), 13006803cfdSPritesh Raithatha mc_make_sec_cfg(AXISR, SECURE, NO_OVERRIDE, DISABLE), 13106803cfdSPritesh Raithatha mc_make_sec_cfg(SDMMCW, NON_SECURE, OVERRIDE, ENABLE), 132*a7f4e89bSKrishna Reddy mc_make_sec_cfg(BPMPDMAW, NON_SECURE, NO_OVERRIDE, DISABLE), 13306803cfdSPritesh Raithatha mc_make_sec_cfg(ISPRA, NON_SECURE, OVERRIDE, ENABLE), 13406803cfdSPritesh Raithatha mc_make_sec_cfg(NVDECSWR, NON_SECURE, NO_OVERRIDE, ENABLE), 13506803cfdSPritesh Raithatha mc_make_sec_cfg(XUSB_DEVW, NON_SECURE, OVERRIDE, ENABLE), 136*a7f4e89bSKrishna Reddy mc_make_sec_cfg(NVDECSRD, NON_SECURE, NO_OVERRIDE, DISABLE), 13706803cfdSPritesh Raithatha mc_make_sec_cfg(MPCOREW, NON_SECURE, OVERRIDE, ENABLE), 13806803cfdSPritesh Raithatha mc_make_sec_cfg(NVDISPLAYR, NON_SECURE, OVERRIDE, ENABLE), 139*a7f4e89bSKrishna Reddy mc_make_sec_cfg(BPMPDMAR, NON_SECURE, NO_OVERRIDE, DISABLE), 14006803cfdSPritesh Raithatha mc_make_sec_cfg(NVJPGSWR, NON_SECURE, NO_OVERRIDE, ENABLE), 141*a7f4e89bSKrishna Reddy mc_make_sec_cfg(NVDECSRD1, NON_SECURE, NO_OVERRIDE, DISABLE), 14206803cfdSPritesh Raithatha mc_make_sec_cfg(TSECSRD, NON_SECURE, NO_OVERRIDE, ENABLE), 14306803cfdSPritesh Raithatha mc_make_sec_cfg(NVJPGSRD, NON_SECURE, NO_OVERRIDE, ENABLE), 14406803cfdSPritesh Raithatha mc_make_sec_cfg(SDMMCWA, NON_SECURE, OVERRIDE, ENABLE), 145*a7f4e89bSKrishna Reddy mc_make_sec_cfg(SCER, NON_SECURE, NO_OVERRIDE, DISABLE), 14606803cfdSPritesh Raithatha mc_make_sec_cfg(XUSB_HOSTR, NON_SECURE, OVERRIDE, ENABLE), 14706803cfdSPritesh Raithatha mc_make_sec_cfg(VICSRD, NON_SECURE, NO_OVERRIDE, ENABLE), 14806803cfdSPritesh Raithatha mc_make_sec_cfg(AONDMAR, NON_SECURE, NO_OVERRIDE, ENABLE), 14906803cfdSPritesh Raithatha mc_make_sec_cfg(AONW, NON_SECURE, NO_OVERRIDE, ENABLE), 15006803cfdSPritesh Raithatha mc_make_sec_cfg(SDMMCRA, NON_SECURE, OVERRIDE, ENABLE), 15106803cfdSPritesh Raithatha mc_make_sec_cfg(HOST1XDMAR, NON_SECURE, NO_OVERRIDE, ENABLE), 15206803cfdSPritesh Raithatha mc_make_sec_cfg(EQOSR, NON_SECURE, OVERRIDE, ENABLE), 15306803cfdSPritesh Raithatha mc_make_sec_cfg(SATAR, NON_SECURE, OVERRIDE, ENABLE), 154*a7f4e89bSKrishna Reddy mc_make_sec_cfg(BPMPR, NON_SECURE, NO_OVERRIDE, DISABLE), 15506803cfdSPritesh Raithatha mc_make_sec_cfg(HDAR, NON_SECURE, OVERRIDE, ENABLE), 15606803cfdSPritesh Raithatha mc_make_sec_cfg(SDMMCRAB, NON_SECURE, OVERRIDE, ENABLE), 15706803cfdSPritesh Raithatha mc_make_sec_cfg(ETRR, NON_SECURE, OVERRIDE, ENABLE), 15806803cfdSPritesh Raithatha mc_make_sec_cfg(AONR, NON_SECURE, NO_OVERRIDE, ENABLE), 15906803cfdSPritesh Raithatha mc_make_sec_cfg(SESRD, NON_SECURE, NO_OVERRIDE, ENABLE), 16006803cfdSPritesh Raithatha mc_make_sec_cfg(NVENCSRD, NON_SECURE, NO_OVERRIDE, ENABLE), 16106803cfdSPritesh Raithatha mc_make_sec_cfg(GPUSWR, SECURE, NO_OVERRIDE, DISABLE), 16206803cfdSPritesh Raithatha mc_make_sec_cfg(TSECSWRB, NON_SECURE, NO_OVERRIDE, ENABLE), 16306803cfdSPritesh Raithatha mc_make_sec_cfg(ISPWB, NON_SECURE, OVERRIDE, ENABLE), 16406803cfdSPritesh Raithatha mc_make_sec_cfg(GPUSRD2, SECURE, NO_OVERRIDE, DISABLE), 165*a7f4e89bSKrishna Reddy mc_make_sec_cfg(APEDMAW, NON_SECURE, NO_OVERRIDE, DISABLE), 166*a7f4e89bSKrishna Reddy mc_make_sec_cfg(APER, NON_SECURE, NO_OVERRIDE, DISABLE), 167*a7f4e89bSKrishna Reddy mc_make_sec_cfg(APEW, NON_SECURE, NO_OVERRIDE, DISABLE), 168*a7f4e89bSKrishna Reddy mc_make_sec_cfg(APEDMAR, NON_SECURE, NO_OVERRIDE, DISABLE), 16906803cfdSPritesh Raithatha }; 17006803cfdSPritesh Raithatha 17106803cfdSPritesh Raithatha /******************************************************************************* 17206803cfdSPritesh Raithatha * Array to hold the transaction override configs 17306803cfdSPritesh Raithatha ******************************************************************************/ 17406803cfdSPritesh Raithatha const static mc_txn_override_cfg_t tegra186_txn_override_cfgs[] = { 17506803cfdSPritesh Raithatha mc_make_txn_override_cfg(BPMPW, CGID_TAG_ADR), 17606803cfdSPritesh Raithatha mc_make_txn_override_cfg(EQOSW, CGID_TAG_ADR), 17706803cfdSPritesh Raithatha mc_make_txn_override_cfg(NVJPGSWR, CGID_TAG_ADR), 17806803cfdSPritesh Raithatha mc_make_txn_override_cfg(SDMMCWAA, CGID_TAG_ADR), 17906803cfdSPritesh Raithatha mc_make_txn_override_cfg(MPCOREW, CGID_TAG_ADR), 18006803cfdSPritesh Raithatha mc_make_txn_override_cfg(SCEDMAW, CGID_TAG_ADR), 18106803cfdSPritesh Raithatha mc_make_txn_override_cfg(SDMMCW, CGID_TAG_ADR), 18206803cfdSPritesh Raithatha mc_make_txn_override_cfg(AXISW, CGID_TAG_ADR), 18306803cfdSPritesh Raithatha mc_make_txn_override_cfg(TSECSWR, CGID_TAG_ADR), 18406803cfdSPritesh Raithatha mc_make_txn_override_cfg(GPUSWR, CGID_TAG_ADR), 18506803cfdSPritesh Raithatha mc_make_txn_override_cfg(XUSB_HOSTW, CGID_TAG_ADR), 18606803cfdSPritesh Raithatha mc_make_txn_override_cfg(TSECSWRB, CGID_TAG_ADR), 18706803cfdSPritesh Raithatha mc_make_txn_override_cfg(GPUSWR2, CGID_TAG_ADR), 18806803cfdSPritesh Raithatha mc_make_txn_override_cfg(AONDMAW, CGID_TAG_ADR), 18906803cfdSPritesh Raithatha mc_make_txn_override_cfg(AONW, CGID_TAG_ADR), 19006803cfdSPritesh Raithatha mc_make_txn_override_cfg(SESWR, CGID_TAG_ADR), 19106803cfdSPritesh Raithatha mc_make_txn_override_cfg(BPMPDMAW, CGID_TAG_ADR), 19206803cfdSPritesh Raithatha mc_make_txn_override_cfg(SDMMCWA, CGID_TAG_ADR), 19306803cfdSPritesh Raithatha mc_make_txn_override_cfg(HDAW, CGID_TAG_ADR), 19406803cfdSPritesh Raithatha mc_make_txn_override_cfg(NVDECSWR, CGID_TAG_ADR), 19506803cfdSPritesh Raithatha mc_make_txn_override_cfg(UFSHCW, CGID_TAG_ADR), 19606803cfdSPritesh Raithatha mc_make_txn_override_cfg(SATAW, CGID_TAG_ADR), 19706803cfdSPritesh Raithatha mc_make_txn_override_cfg(ETRW, CGID_TAG_ADR), 19806803cfdSPritesh Raithatha mc_make_txn_override_cfg(VICSWR, CGID_TAG_ADR), 19906803cfdSPritesh Raithatha mc_make_txn_override_cfg(NVENCSWR, CGID_TAG_ADR), 20006803cfdSPritesh Raithatha mc_make_txn_override_cfg(SDMMCWAB, CGID_TAG_ADR), 20106803cfdSPritesh Raithatha mc_make_txn_override_cfg(ISPWB, CGID_TAG_ADR), 20206803cfdSPritesh Raithatha mc_make_txn_override_cfg(APEW, CGID_TAG_ADR), 20306803cfdSPritesh Raithatha mc_make_txn_override_cfg(XUSB_DEVW, CGID_TAG_ADR), 20406803cfdSPritesh Raithatha mc_make_txn_override_cfg(AFIW, CGID_TAG_ADR), 20506803cfdSPritesh Raithatha mc_make_txn_override_cfg(SCEW, CGID_TAG_ADR), 20606803cfdSPritesh Raithatha }; 20706803cfdSPritesh Raithatha 208ab2eb455SPuneet Saxena static void tegra186_memctrl_reconfig_mss_clients(void) 209ab2eb455SPuneet Saxena { 210ab2eb455SPuneet Saxena #if ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS 211ab2eb455SPuneet Saxena uint32_t val, wdata_0, wdata_1; 212ab2eb455SPuneet Saxena 213ab2eb455SPuneet Saxena /* 214ab2eb455SPuneet Saxena * Assert Memory Controller's HOTRESET_FLUSH_ENABLE signal for 215ab2eb455SPuneet Saxena * boot and strongly ordered MSS clients to flush existing memory 216ab2eb455SPuneet Saxena * traffic and stall future requests. 217ab2eb455SPuneet Saxena */ 218ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL0); 219ab2eb455SPuneet Saxena assert(val == MC_CLIENT_HOTRESET_CTRL0_RESET_VAL); 220ab2eb455SPuneet Saxena 221ab2eb455SPuneet Saxena wdata_0 = MC_CLIENT_HOTRESET_CTRL0_HDA_FLUSH_ENB | 222ab2eb455SPuneet Saxena #if ENABLE_AFI_DEVICE 223ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL0_AFI_FLUSH_ENB | 224ab2eb455SPuneet Saxena #endif 225ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL0_SATA_FLUSH_ENB | 226ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL0_XUSB_HOST_FLUSH_ENB | 227ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL0_XUSB_DEV_FLUSH_ENB; 228ab2eb455SPuneet Saxena tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL0, wdata_0); 229ab2eb455SPuneet Saxena 230ab2eb455SPuneet Saxena /* Wait for HOTRESET STATUS to indicate FLUSH_DONE */ 231ab2eb455SPuneet Saxena do { 232ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS0); 233ab2eb455SPuneet Saxena } while ((val & wdata_0) != wdata_0); 234ab2eb455SPuneet Saxena 235ab2eb455SPuneet Saxena /* Wait one more time due to SW WAR for known legacy issue */ 236ab2eb455SPuneet Saxena do { 237ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS0); 238ab2eb455SPuneet Saxena } while ((val & wdata_0) != wdata_0); 239ab2eb455SPuneet Saxena 240ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL1); 241ab2eb455SPuneet Saxena assert(val == MC_CLIENT_HOTRESET_CTRL1_RESET_VAL); 242ab2eb455SPuneet Saxena 243ab2eb455SPuneet Saxena wdata_1 = MC_CLIENT_HOTRESET_CTRL1_SDMMC4A_FLUSH_ENB | 244ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_APE_FLUSH_ENB | 245ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_SE_FLUSH_ENB | 246ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_ETR_FLUSH_ENB | 247ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_AXIS_FLUSH_ENB | 248ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_EQOS_FLUSH_ENB | 249ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_UFSHC_FLUSH_ENB | 250ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_BPMP_FLUSH_ENB | 251ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_AON_FLUSH_ENB | 252ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_SCE_FLUSH_ENB; 253ab2eb455SPuneet Saxena tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL1, wdata_1); 254ab2eb455SPuneet Saxena 255ab2eb455SPuneet Saxena /* Wait for HOTRESET STATUS to indicate FLUSH_DONE */ 256ab2eb455SPuneet Saxena do { 257ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS1); 258ab2eb455SPuneet Saxena } while ((val & wdata_1) != wdata_1); 259ab2eb455SPuneet Saxena 260ab2eb455SPuneet Saxena /* Wait one more time due to SW WAR for known legacy issue */ 261ab2eb455SPuneet Saxena do { 262ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS1); 263ab2eb455SPuneet Saxena } while ((val & wdata_1) != wdata_1); 264ab2eb455SPuneet Saxena 265ab2eb455SPuneet Saxena /* 266ab2eb455SPuneet Saxena * Change MEMTYPE_OVERRIDE from SO_DEV -> PASSTHRU for boot and 267ab2eb455SPuneet Saxena * strongly ordered MSS clients. ROC needs to be single point 268ab2eb455SPuneet Saxena * of control on overriding the memory type. So, remove TSA's 269ab2eb455SPuneet Saxena * memtype override. 270ab2eb455SPuneet Saxena * 271ab2eb455SPuneet Saxena * MC clients with default SO_DEV override still enabled at TSA: 272ab2eb455SPuneet Saxena * AONW, BPMPW, SCEW, APEW 273ab2eb455SPuneet Saxena */ 274ab2eb455SPuneet Saxena #if ENABLE_AFI_DEVICE 275ab2eb455SPuneet Saxena mc_set_tsa_passthrough(AFIW); 276ab2eb455SPuneet Saxena #endif 277ab2eb455SPuneet Saxena mc_set_tsa_passthrough(HDAW); 278ab2eb455SPuneet Saxena mc_set_tsa_passthrough(SATAW); 279ab2eb455SPuneet Saxena mc_set_tsa_passthrough(XUSB_HOSTW); 280ab2eb455SPuneet Saxena mc_set_tsa_passthrough(XUSB_DEVW); 281ab2eb455SPuneet Saxena mc_set_tsa_passthrough(SDMMCWAB); 282ab2eb455SPuneet Saxena mc_set_tsa_passthrough(APEDMAW); 283ab2eb455SPuneet Saxena mc_set_tsa_passthrough(SESWR); 284ab2eb455SPuneet Saxena mc_set_tsa_passthrough(ETRW); 285ab2eb455SPuneet Saxena mc_set_tsa_passthrough(AXISW); 286ab2eb455SPuneet Saxena mc_set_tsa_passthrough(EQOSW); 287ab2eb455SPuneet Saxena mc_set_tsa_passthrough(UFSHCW); 288ab2eb455SPuneet Saxena mc_set_tsa_passthrough(BPMPDMAW); 289ab2eb455SPuneet Saxena mc_set_tsa_passthrough(AONDMAW); 290ab2eb455SPuneet Saxena mc_set_tsa_passthrough(SCEDMAW); 291ab2eb455SPuneet Saxena 292ab2eb455SPuneet Saxena /* Parker has no IO Coherency support and need the following: 293ab2eb455SPuneet Saxena * Ordered MC Clients on Parker are AFI, EQOS, SATA, XUSB. 294ab2eb455SPuneet Saxena * ISO clients(DISP, VI, EQOS) should never snoop caches and 295ab2eb455SPuneet Saxena * don't need ROC/PCFIFO ordering. 296ab2eb455SPuneet Saxena * ISO clients(EQOS) that need ordering should use PCFIFO ordering 297ab2eb455SPuneet Saxena * and bypass ROC ordering by using FORCE_NON_COHERENT path. 298ab2eb455SPuneet Saxena * FORCE_NON_COHERENT/FORCE_COHERENT config take precedence 299ab2eb455SPuneet Saxena * over SMMU attributes. 300ab2eb455SPuneet Saxena * Force all Normal memory transactions from ISO and non-ISO to be 301ab2eb455SPuneet Saxena * non-coherent(bypass ROC, avoid cache snoop to avoid perf hit). 302ab2eb455SPuneet Saxena * Force the SO_DEV transactions from ordered ISO clients(EQOS) to 303ab2eb455SPuneet Saxena * non-coherent path and enable MC PCFIFO interlock for ordering. 304ab2eb455SPuneet Saxena * Force the SO_DEV transactions from ordered non-ISO clients (PCIe, 305ab2eb455SPuneet Saxena * XUSB, SATA) to coherent so that the transactions are 306ab2eb455SPuneet Saxena * ordered by ROC. 307ab2eb455SPuneet Saxena * PCFIFO ensure write ordering. 308ab2eb455SPuneet Saxena * Read after Write ordering is maintained/enforced by MC clients. 309ab2eb455SPuneet Saxena * Clients that need PCIe type write ordering must 310ab2eb455SPuneet Saxena * go through ROC ordering. 311ab2eb455SPuneet Saxena * Ordering enable for Read clients is not necessary. 312ab2eb455SPuneet Saxena * R5's and A9 would get necessary ordering from AXI and 313ab2eb455SPuneet Saxena * don't need ROC ordering enable: 314ab2eb455SPuneet Saxena * - MMIO ordering is through dev mapping and MMIO 315ab2eb455SPuneet Saxena * accesses bypass SMMU. 316ab2eb455SPuneet Saxena * - Normal memory is accessed through SMMU and ordering is 317ab2eb455SPuneet Saxena * ensured by client and AXI. 318ab2eb455SPuneet Saxena * - Ack point for Normal memory is WCAM in MC. 319ab2eb455SPuneet Saxena * - MMIO's can be early acked and AXI ensures dev memory ordering, 320ab2eb455SPuneet Saxena * Client ensures read/write direction change ordering. 321ab2eb455SPuneet Saxena * - See Bug 200312466 for more details. 322ab2eb455SPuneet Saxena * 323ab2eb455SPuneet Saxena * CGID_TAG_ADR is only present from T186 A02. As this code is common 324ab2eb455SPuneet Saxena * between A01 and A02, tegra_memctrl_set_overrides() programs 325ab2eb455SPuneet Saxena * CGID_TAG_ADR for the necessary clients on A02. 326ab2eb455SPuneet Saxena */ 327ab2eb455SPuneet Saxena mc_set_txn_override(HDAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 328ab2eb455SPuneet Saxena mc_set_txn_override(BPMPW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 329ab2eb455SPuneet Saxena mc_set_txn_override(PTCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 330ab2eb455SPuneet Saxena mc_set_txn_override(NVDISPLAYR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 331ab2eb455SPuneet Saxena mc_set_txn_override(EQOSW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 332ab2eb455SPuneet Saxena mc_set_txn_override(NVJPGSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 333ab2eb455SPuneet Saxena mc_set_txn_override(ISPRA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 334ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCWAA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 335ab2eb455SPuneet Saxena mc_set_txn_override(VICSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 336ab2eb455SPuneet Saxena mc_set_txn_override(MPCOREW, CGID_TAG_DEFAULT, SO_DEV_ZERO, NO_OVERRIDE, NO_OVERRIDE); 337ab2eb455SPuneet Saxena mc_set_txn_override(GPUSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 338ab2eb455SPuneet Saxena mc_set_txn_override(AXISR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 339ab2eb455SPuneet Saxena mc_set_txn_override(SCEDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 340ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 341ab2eb455SPuneet Saxena mc_set_txn_override(EQOSR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 342ab2eb455SPuneet Saxena /* See bug 200131110 comment #35*/ 343ab2eb455SPuneet Saxena mc_set_txn_override(APEDMAR, CGID_TAG_CLIENT_AXI_ID, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 344ab2eb455SPuneet Saxena mc_set_txn_override(NVENCSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 345ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCRAB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 346ab2eb455SPuneet Saxena mc_set_txn_override(VICSRD1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 347ab2eb455SPuneet Saxena mc_set_txn_override(BPMPDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 348ab2eb455SPuneet Saxena mc_set_txn_override(VIW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 349ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCRAA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 350ab2eb455SPuneet Saxena mc_set_txn_override(AXISW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 351ab2eb455SPuneet Saxena mc_set_txn_override(XUSB_DEVR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 352ab2eb455SPuneet Saxena mc_set_txn_override(UFSHCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 353ab2eb455SPuneet Saxena mc_set_txn_override(TSECSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 354ab2eb455SPuneet Saxena mc_set_txn_override(GPUSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 355ab2eb455SPuneet Saxena mc_set_txn_override(SATAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 356ab2eb455SPuneet Saxena mc_set_txn_override(XUSB_HOSTW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT); 357ab2eb455SPuneet Saxena mc_set_txn_override(TSECSWRB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 358ab2eb455SPuneet Saxena mc_set_txn_override(GPUSRD2, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 359ab2eb455SPuneet Saxena mc_set_txn_override(SCEDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 360ab2eb455SPuneet Saxena mc_set_txn_override(GPUSWR2, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 361ab2eb455SPuneet Saxena mc_set_txn_override(AONDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 362ab2eb455SPuneet Saxena /* See bug 200131110 comment #35*/ 363ab2eb455SPuneet Saxena mc_set_txn_override(APEDMAW, CGID_TAG_CLIENT_AXI_ID, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 364ab2eb455SPuneet Saxena mc_set_txn_override(AONW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 365ab2eb455SPuneet Saxena mc_set_txn_override(HOST1XDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 366ab2eb455SPuneet Saxena mc_set_txn_override(ETRR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 367ab2eb455SPuneet Saxena mc_set_txn_override(SESWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 368ab2eb455SPuneet Saxena mc_set_txn_override(NVJPGSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 369ab2eb455SPuneet Saxena mc_set_txn_override(NVDECSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 370ab2eb455SPuneet Saxena mc_set_txn_override(TSECSRDB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 371ab2eb455SPuneet Saxena mc_set_txn_override(BPMPDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 372ab2eb455SPuneet Saxena mc_set_txn_override(APER, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 373ab2eb455SPuneet Saxena mc_set_txn_override(NVDECSRD1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 374ab2eb455SPuneet Saxena mc_set_txn_override(XUSB_HOSTR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 375ab2eb455SPuneet Saxena mc_set_txn_override(ISPWA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 376ab2eb455SPuneet Saxena mc_set_txn_override(SESRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 377ab2eb455SPuneet Saxena mc_set_txn_override(SCER, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 378ab2eb455SPuneet Saxena mc_set_txn_override(AONR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 379ab2eb455SPuneet Saxena mc_set_txn_override(MPCORER, CGID_TAG_DEFAULT, SO_DEV_ZERO, NO_OVERRIDE, NO_OVERRIDE); 380ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCWA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 381ab2eb455SPuneet Saxena mc_set_txn_override(HDAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 382ab2eb455SPuneet Saxena mc_set_txn_override(NVDECSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 383ab2eb455SPuneet Saxena mc_set_txn_override(UFSHCW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 384ab2eb455SPuneet Saxena mc_set_txn_override(AONDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 385ab2eb455SPuneet Saxena mc_set_txn_override(SATAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT); 386ab2eb455SPuneet Saxena mc_set_txn_override(ETRW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 387ab2eb455SPuneet Saxena mc_set_txn_override(VICSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 388ab2eb455SPuneet Saxena mc_set_txn_override(NVENCSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 389ab2eb455SPuneet Saxena /* See bug 200131110 comment #35 */ 390ab2eb455SPuneet Saxena mc_set_txn_override(AFIR, CGID_TAG_DEFAULT, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 391ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCWAB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 392ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCRA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 393ab2eb455SPuneet Saxena mc_set_txn_override(NVDISPLAYR1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 394ab2eb455SPuneet Saxena mc_set_txn_override(ISPWB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 395ab2eb455SPuneet Saxena mc_set_txn_override(BPMPR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 396ab2eb455SPuneet Saxena mc_set_txn_override(APEW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 397ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 398ab2eb455SPuneet Saxena mc_set_txn_override(XUSB_DEVW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT); 399ab2eb455SPuneet Saxena mc_set_txn_override(TSECSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 400ab2eb455SPuneet Saxena /* 401ab2eb455SPuneet Saxena * See bug 200131110 comment #35 - there are no normal requests 402ab2eb455SPuneet Saxena * and AWID for SO/DEV requests is hardcoded in RTL for a 403ab2eb455SPuneet Saxena * particular PCIE controller 404ab2eb455SPuneet Saxena */ 405ab2eb455SPuneet Saxena mc_set_txn_override(AFIW, CGID_TAG_DEFAULT, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_COHERENT); 406ab2eb455SPuneet Saxena mc_set_txn_override(SCEW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 407ab2eb455SPuneet Saxena 408ab2eb455SPuneet Saxena /* 409ab2eb455SPuneet Saxena * At this point, ordering can occur at ROC. So, remove PCFIFO's 410ab2eb455SPuneet Saxena * control over ordering requests. 411ab2eb455SPuneet Saxena * 412ab2eb455SPuneet Saxena * Change PCFIFO_*_ORDERED_CLIENT from ORDERED -> UNORDERED for 413ab2eb455SPuneet Saxena * boot and strongly ordered MSS clients 414ab2eb455SPuneet Saxena */ 415ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG1_RESET_VAL & 416ab2eb455SPuneet Saxena #if ENABLE_AFI_DEVICE 417ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(1, AFIW) & 418ab2eb455SPuneet Saxena #endif 419ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(1, HDAW) & 420ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(1, SATAW); 421ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG1, val); 422ab2eb455SPuneet Saxena 423ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG2_RESET_VAL & 424ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(2, XUSB_HOSTW) & 425ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(2, XUSB_DEVW); 426ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG2, val); 427ab2eb455SPuneet Saxena 428ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG3_RESET_VAL & 429ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(3, SDMMCWAB); 430ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG3, val); 431ab2eb455SPuneet Saxena 432ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG4_RESET_VAL & 433ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, SESWR) & 434ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, ETRW) & 435ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, AXISW) & 436ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, UFSHCW) & 437ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, BPMPDMAW) & 438ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, AONDMAW) & 439ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, SCEDMAW); 440ab2eb455SPuneet Saxena /* EQOSW is the only client that has PCFIFO order enabled. */ 441ab2eb455SPuneet Saxena val |= mc_set_pcfifo_ordered_boot_so_mss(4, EQOSW); 442ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG4, val); 443ab2eb455SPuneet Saxena 444ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG5_RESET_VAL & 445ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(5, APEDMAW); 446ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG5, val); 447ab2eb455SPuneet Saxena 448ab2eb455SPuneet Saxena /* 449ab2eb455SPuneet Saxena * Deassert HOTRESET FLUSH_ENABLE for boot and strongly ordered MSS 450ab2eb455SPuneet Saxena * clients to allow memory traffic from all clients to start passing 451ab2eb455SPuneet Saxena * through ROC 452ab2eb455SPuneet Saxena */ 453ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL0); 454ab2eb455SPuneet Saxena assert(val == wdata_0); 455ab2eb455SPuneet Saxena 456ab2eb455SPuneet Saxena wdata_0 = MC_CLIENT_HOTRESET_CTRL0_RESET_VAL; 457ab2eb455SPuneet Saxena tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL0, wdata_0); 458ab2eb455SPuneet Saxena 459ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL1); 460ab2eb455SPuneet Saxena assert(val == wdata_1); 461ab2eb455SPuneet Saxena 462ab2eb455SPuneet Saxena wdata_1 = MC_CLIENT_HOTRESET_CTRL1_RESET_VAL; 463ab2eb455SPuneet Saxena tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL1, wdata_1); 464ab2eb455SPuneet Saxena 465ab2eb455SPuneet Saxena #endif 466ab2eb455SPuneet Saxena } 467ab2eb455SPuneet Saxena 468ab2eb455SPuneet Saxena static void tegra186_memctrl_set_overrides(void) 469ab2eb455SPuneet Saxena { 470ab2eb455SPuneet Saxena const tegra_mc_settings_t *plat_mc_settings = tegra_get_mc_settings(); 471ab2eb455SPuneet Saxena const mc_txn_override_cfg_t *mc_txn_override_cfgs; 472ab2eb455SPuneet Saxena uint32_t num_txn_override_cfgs; 473ab2eb455SPuneet Saxena uint32_t i, val; 474ab2eb455SPuneet Saxena 475ab2eb455SPuneet Saxena /* Get the settings from the platform */ 476ab2eb455SPuneet Saxena assert(plat_mc_settings != NULL); 477ab2eb455SPuneet Saxena mc_txn_override_cfgs = plat_mc_settings->txn_override_cfg; 478ab2eb455SPuneet Saxena num_txn_override_cfgs = plat_mc_settings->num_txn_override_cfgs; 479ab2eb455SPuneet Saxena 480ab2eb455SPuneet Saxena /* 481ab2eb455SPuneet Saxena * Set the MC_TXN_OVERRIDE registers for write clients. 482ab2eb455SPuneet Saxena */ 483ab2eb455SPuneet Saxena if ((tegra_chipid_is_t186()) && 484ab2eb455SPuneet Saxena (!tegra_platform_is_silicon() || 485ab2eb455SPuneet Saxena (tegra_platform_is_silicon() && (tegra_get_chipid_minor() == 1U)))) { 486ab2eb455SPuneet Saxena 487ab2eb455SPuneet Saxena /* 488ab2eb455SPuneet Saxena * GPU and NVENC settings for Tegra186 simulation and 489ab2eb455SPuneet Saxena * Silicon rev. A01 490ab2eb455SPuneet Saxena */ 491ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR); 492ab2eb455SPuneet Saxena val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK; 493ab2eb455SPuneet Saxena tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR, 494ab2eb455SPuneet Saxena val | MC_TXN_OVERRIDE_CGID_TAG_ZERO); 495ab2eb455SPuneet Saxena 496ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR2); 497ab2eb455SPuneet Saxena val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK; 498ab2eb455SPuneet Saxena tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR2, 499ab2eb455SPuneet Saxena val | MC_TXN_OVERRIDE_CGID_TAG_ZERO); 500ab2eb455SPuneet Saxena 501ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_NVENCSWR); 502ab2eb455SPuneet Saxena val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK; 503ab2eb455SPuneet Saxena tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_NVENCSWR, 504ab2eb455SPuneet Saxena val | MC_TXN_OVERRIDE_CGID_TAG_CLIENT_AXI_ID); 505ab2eb455SPuneet Saxena 506ab2eb455SPuneet Saxena } else { 507ab2eb455SPuneet Saxena 508ab2eb455SPuneet Saxena /* 509ab2eb455SPuneet Saxena * Settings for Tegra186 silicon rev. A02 and onwards. 510ab2eb455SPuneet Saxena */ 511ab2eb455SPuneet Saxena for (i = 0; i < num_txn_override_cfgs; i++) { 512ab2eb455SPuneet Saxena val = tegra_mc_read_32(mc_txn_override_cfgs[i].offset); 513ab2eb455SPuneet Saxena val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK; 514ab2eb455SPuneet Saxena tegra_mc_write_32(mc_txn_override_cfgs[i].offset, 515ab2eb455SPuneet Saxena val | mc_txn_override_cfgs[i].cgid_tag); 516ab2eb455SPuneet Saxena } 517ab2eb455SPuneet Saxena } 518ab2eb455SPuneet Saxena } 519ab2eb455SPuneet Saxena 52006803cfdSPritesh Raithatha /******************************************************************************* 52106803cfdSPritesh Raithatha * Struct to hold the memory controller settings 52206803cfdSPritesh Raithatha ******************************************************************************/ 52306803cfdSPritesh Raithatha static tegra_mc_settings_t tegra186_mc_settings = { 52406803cfdSPritesh Raithatha .streamid_override_cfg = tegra186_streamid_override_regs, 525aa64c5fbSAnthony Zhou .num_streamid_override_cfgs = (uint32_t)ARRAY_SIZE(tegra186_streamid_override_regs), 52606803cfdSPritesh Raithatha .streamid_security_cfg = tegra186_streamid_sec_cfgs, 527aa64c5fbSAnthony Zhou .num_streamid_security_cfgs = (uint32_t)ARRAY_SIZE(tegra186_streamid_sec_cfgs), 52806803cfdSPritesh Raithatha .txn_override_cfg = tegra186_txn_override_cfgs, 529ab2eb455SPuneet Saxena .num_txn_override_cfgs = (uint32_t)ARRAY_SIZE(tegra186_txn_override_cfgs), 530ab2eb455SPuneet Saxena .reconfig_mss_clients = tegra186_memctrl_reconfig_mss_clients, 531ab2eb455SPuneet Saxena .set_txn_overrides = tegra186_memctrl_set_overrides, 53206803cfdSPritesh Raithatha }; 53306803cfdSPritesh Raithatha 53406803cfdSPritesh Raithatha /******************************************************************************* 53506803cfdSPritesh Raithatha * Handler to return the pointer to the memory controller's settings struct 53606803cfdSPritesh Raithatha ******************************************************************************/ 53706803cfdSPritesh Raithatha tegra_mc_settings_t *tegra_get_mc_settings(void) 53806803cfdSPritesh Raithatha { 53906803cfdSPritesh Raithatha return &tegra186_mc_settings; 54006803cfdSPritesh Raithatha } 541d5bd0de6SVarun Wadekar 542d5bd0de6SVarun Wadekar /******************************************************************************* 543d5bd0de6SVarun Wadekar * Handler to program the scratch registers with TZDRAM settings for the 544d5bd0de6SVarun Wadekar * resume firmware 545d5bd0de6SVarun Wadekar ******************************************************************************/ 546d5bd0de6SVarun Wadekar void plat_memctrl_tzdram_setup(uint64_t phys_base, uint64_t size_in_bytes) 547d5bd0de6SVarun Wadekar { 548d5bd0de6SVarun Wadekar uint32_t val; 549d5bd0de6SVarun Wadekar 550c63ec263SSteven Kao /* 551c63ec263SSteven Kao * Setup the Memory controller to allow only secure accesses to 552c63ec263SSteven Kao * the TZDRAM carveout 553c63ec263SSteven Kao */ 554c63ec263SSteven Kao INFO("Configuring TrustZone DRAM Memory Carveout\n"); 555c63ec263SSteven Kao 556c63ec263SSteven Kao tegra_mc_write_32(MC_SECURITY_CFG0_0, (uint32_t)phys_base); 557c63ec263SSteven Kao tegra_mc_write_32(MC_SECURITY_CFG3_0, (uint32_t)(phys_base >> 32)); 558c63ec263SSteven Kao tegra_mc_write_32(MC_SECURITY_CFG1_0, size_in_bytes >> 20); 559d5bd0de6SVarun Wadekar 560d5bd0de6SVarun Wadekar /* 561d5bd0de6SVarun Wadekar * When TZ encryption is enabled, we need to setup TZDRAM 562d5bd0de6SVarun Wadekar * before CPU accesses TZ Carveout, else CPU will fetch 563d5bd0de6SVarun Wadekar * non-decrypted data. So save TZDRAM setting for SC7 resume 564d5bd0de6SVarun Wadekar * FW to restore. 565d5bd0de6SVarun Wadekar * 566d5bd0de6SVarun Wadekar * Scratch registers map: 567d5bd0de6SVarun Wadekar * RSV55_0 = CFG1[12:0] | CFG0[31:20] 568d5bd0de6SVarun Wadekar * RSV55_1 = CFG3[1:0] 569d5bd0de6SVarun Wadekar */ 570d5bd0de6SVarun Wadekar val = tegra_mc_read_32(MC_SECURITY_CFG1_0) & MC_SECURITY_SIZE_MB_MASK; 571d5bd0de6SVarun Wadekar val |= tegra_mc_read_32(MC_SECURITY_CFG0_0) & MC_SECURITY_BOM_MASK; 572601a8e54SSteven Kao mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_TZDRAM_ADDR_LO, val); 573d5bd0de6SVarun Wadekar 574d5bd0de6SVarun Wadekar val = tegra_mc_read_32(MC_SECURITY_CFG3_0) & MC_SECURITY_BOM_HI_MASK; 575601a8e54SSteven Kao mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_TZDRAM_ADDR_HI, val); 576c63ec263SSteven Kao 577c63ec263SSteven Kao /* 578c63ec263SSteven Kao * MCE propagates the security configuration values across the 579c63ec263SSteven Kao * CCPLEX. 580c63ec263SSteven Kao */ 581c63ec263SSteven Kao (void)mce_update_gsc_tzdram(); 582d5bd0de6SVarun Wadekar } 583