106803cfdSPritesh Raithatha /* 2a7f4e89bSKrishna Reddy * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3*7d74487cSVarun Wadekar * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. 406803cfdSPritesh Raithatha * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 606803cfdSPritesh Raithatha */ 706803cfdSPritesh Raithatha 8ab2eb455SPuneet Saxena #include <assert.h> 909d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1009d40e0eSAntonio Nino Diaz 11c63ec263SSteven Kao #include <mce.h> 1206803cfdSPritesh Raithatha #include <memctrl_v2.h> 13ab2eb455SPuneet Saxena #include <tegra_mc_def.h> 14*7d74487cSVarun Wadekar #include <tegra186_private.h> 15ab2eb455SPuneet Saxena #include <tegra_platform.h> 16*7d74487cSVarun Wadekar #include <tegra_private.h> 17*7d74487cSVarun Wadekar 18*7d74487cSVarun Wadekar extern uint64_t tegra_bl31_phys_base; 1906803cfdSPritesh Raithatha 2006803cfdSPritesh Raithatha /******************************************************************************* 2106803cfdSPritesh Raithatha * Array to hold stream_id override config register offsets 2206803cfdSPritesh Raithatha ******************************************************************************/ 2306803cfdSPritesh Raithatha const static uint32_t tegra186_streamid_override_regs[] = { 2406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_PTCR, 2506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AFIR, 2606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_HDAR, 2706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_HOST1XDMAR, 2806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVENCSRD, 2906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SATAR, 3006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_MPCORER, 3106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVENCSWR, 3206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AFIW, 3306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_HDAW, 3406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_MPCOREW, 3506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SATAW, 3606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ISPRA, 3706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ISPWA, 3806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ISPWB, 3906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTR, 4006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTW, 4106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_XUSB_DEVR, 4206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_XUSB_DEVW, 4306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_TSECSRD, 4406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_TSECSWR, 4506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_GPUSRD, 4606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_GPUSWR, 4706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCRA, 4806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCRAA, 4906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCR, 5006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCRAB, 5106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCWA, 5206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCWAA, 5306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCW, 5406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SDMMCWAB, 5506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_VICSRD, 5606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_VICSWR, 5706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_VIW, 5806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDECSRD, 5906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDECSWR, 6006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_APER, 6106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_APEW, 6206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVJPGSRD, 6306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVJPGSWR, 6406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SESRD, 6506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SESWR, 6606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ETRR, 6706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ETRW, 6806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_TSECSRDB, 6906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_TSECSWRB, 7006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_GPUSRD2, 7106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_GPUSWR2, 7206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AXISR, 7306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AXISW, 7406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_EQOSR, 7506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_EQOSW, 7606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_UFSHCR, 7706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_UFSHCW, 7806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR, 7906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_BPMPR, 8006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_BPMPW, 8106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_BPMPDMAR, 8206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_BPMPDMAW, 8306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AONR, 8406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AONW, 8506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AONDMAR, 8606803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_AONDMAW, 8706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SCER, 8806803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SCEW, 8906803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SCEDMAR, 9006803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_SCEDMAW, 9106803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_APEDMAR, 9206803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_APEDMAW, 9306803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR1, 9406803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_VICSRD1, 9506803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_NVDECSRD1 9606803cfdSPritesh Raithatha }; 9706803cfdSPritesh Raithatha 9806803cfdSPritesh Raithatha /******************************************************************************* 9906803cfdSPritesh Raithatha * Array to hold the security configs for stream IDs 10006803cfdSPritesh Raithatha ******************************************************************************/ 10106803cfdSPritesh Raithatha const static mc_streamid_security_cfg_t tegra186_streamid_sec_cfgs[] = { 102a7f4e89bSKrishna Reddy mc_make_sec_cfg(SCEW, NON_SECURE, NO_OVERRIDE, DISABLE), 103029b45d1SPritesh Raithatha mc_make_sec_cfg(AFIR, NON_SECURE, OVERRIDE, DISABLE), 104029b45d1SPritesh Raithatha mc_make_sec_cfg(AFIW, NON_SECURE, OVERRIDE, DISABLE), 105029b45d1SPritesh Raithatha mc_make_sec_cfg(NVDISPLAYR1, NON_SECURE, OVERRIDE, DISABLE), 10606803cfdSPritesh Raithatha mc_make_sec_cfg(XUSB_DEVR, NON_SECURE, OVERRIDE, ENABLE), 107029b45d1SPritesh Raithatha mc_make_sec_cfg(VICSRD1, NON_SECURE, NO_OVERRIDE, DISABLE), 108029b45d1SPritesh Raithatha mc_make_sec_cfg(NVENCSWR, NON_SECURE, NO_OVERRIDE, DISABLE), 109029b45d1SPritesh Raithatha mc_make_sec_cfg(TSECSRDB, NON_SECURE, NO_OVERRIDE, DISABLE), 11006803cfdSPritesh Raithatha mc_make_sec_cfg(AXISW, SECURE, NO_OVERRIDE, DISABLE), 111029b45d1SPritesh Raithatha mc_make_sec_cfg(SDMMCWAB, NON_SECURE, OVERRIDE, DISABLE), 112029b45d1SPritesh Raithatha mc_make_sec_cfg(AONDMAW, NON_SECURE, NO_OVERRIDE, DISABLE), 11306803cfdSPritesh Raithatha mc_make_sec_cfg(GPUSWR2, SECURE, NO_OVERRIDE, DISABLE), 114029b45d1SPritesh Raithatha mc_make_sec_cfg(SATAW, NON_SECURE, OVERRIDE, DISABLE), 115029b45d1SPritesh Raithatha mc_make_sec_cfg(UFSHCW, NON_SECURE, OVERRIDE, DISABLE), 116029b45d1SPritesh Raithatha mc_make_sec_cfg(SDMMCR, NON_SECURE, OVERRIDE, DISABLE), 117a7f4e89bSKrishna Reddy mc_make_sec_cfg(SCEDMAW, NON_SECURE, NO_OVERRIDE, DISABLE), 118029b45d1SPritesh Raithatha mc_make_sec_cfg(UFSHCR, NON_SECURE, OVERRIDE, DISABLE), 119029b45d1SPritesh Raithatha mc_make_sec_cfg(SDMMCWAA, NON_SECURE, OVERRIDE, DISABLE), 120029b45d1SPritesh Raithatha mc_make_sec_cfg(SESWR, NON_SECURE, NO_OVERRIDE, DISABLE), 121029b45d1SPritesh Raithatha mc_make_sec_cfg(MPCORER, NON_SECURE, OVERRIDE, DISABLE), 122029b45d1SPritesh Raithatha mc_make_sec_cfg(PTCR, NON_SECURE, OVERRIDE, DISABLE), 123a7f4e89bSKrishna Reddy mc_make_sec_cfg(BPMPW, NON_SECURE, NO_OVERRIDE, DISABLE), 124029b45d1SPritesh Raithatha mc_make_sec_cfg(ETRW, NON_SECURE, OVERRIDE, DISABLE), 12506803cfdSPritesh Raithatha mc_make_sec_cfg(GPUSRD, SECURE, NO_OVERRIDE, DISABLE), 126029b45d1SPritesh Raithatha mc_make_sec_cfg(VICSWR, NON_SECURE, NO_OVERRIDE, DISABLE), 127a7f4e89bSKrishna Reddy mc_make_sec_cfg(SCEDMAR, NON_SECURE, NO_OVERRIDE, DISABLE), 128029b45d1SPritesh Raithatha mc_make_sec_cfg(HDAW, NON_SECURE, OVERRIDE, DISABLE), 12906803cfdSPritesh Raithatha mc_make_sec_cfg(ISPWA, NON_SECURE, OVERRIDE, ENABLE), 130029b45d1SPritesh Raithatha mc_make_sec_cfg(EQOSW, NON_SECURE, OVERRIDE, DISABLE), 13106803cfdSPritesh Raithatha mc_make_sec_cfg(XUSB_HOSTW, NON_SECURE, OVERRIDE, ENABLE), 132029b45d1SPritesh Raithatha mc_make_sec_cfg(TSECSWR, NON_SECURE, NO_OVERRIDE, DISABLE), 133029b45d1SPritesh Raithatha mc_make_sec_cfg(SDMMCRAA, NON_SECURE, OVERRIDE, DISABLE), 13406803cfdSPritesh Raithatha mc_make_sec_cfg(VIW, NON_SECURE, OVERRIDE, ENABLE), 13506803cfdSPritesh Raithatha mc_make_sec_cfg(AXISR, SECURE, NO_OVERRIDE, DISABLE), 136029b45d1SPritesh Raithatha mc_make_sec_cfg(SDMMCW, NON_SECURE, OVERRIDE, DISABLE), 137a7f4e89bSKrishna Reddy mc_make_sec_cfg(BPMPDMAW, NON_SECURE, NO_OVERRIDE, DISABLE), 13806803cfdSPritesh Raithatha mc_make_sec_cfg(ISPRA, NON_SECURE, OVERRIDE, ENABLE), 139029b45d1SPritesh Raithatha mc_make_sec_cfg(NVDECSWR, NON_SECURE, NO_OVERRIDE, DISABLE), 14006803cfdSPritesh Raithatha mc_make_sec_cfg(XUSB_DEVW, NON_SECURE, OVERRIDE, ENABLE), 141a7f4e89bSKrishna Reddy mc_make_sec_cfg(NVDECSRD, NON_SECURE, NO_OVERRIDE, DISABLE), 142029b45d1SPritesh Raithatha mc_make_sec_cfg(MPCOREW, NON_SECURE, OVERRIDE, DISABLE), 143029b45d1SPritesh Raithatha mc_make_sec_cfg(NVDISPLAYR, NON_SECURE, OVERRIDE, DISABLE), 144a7f4e89bSKrishna Reddy mc_make_sec_cfg(BPMPDMAR, NON_SECURE, NO_OVERRIDE, DISABLE), 145029b45d1SPritesh Raithatha mc_make_sec_cfg(NVJPGSWR, NON_SECURE, NO_OVERRIDE, DISABLE), 146a7f4e89bSKrishna Reddy mc_make_sec_cfg(NVDECSRD1, NON_SECURE, NO_OVERRIDE, DISABLE), 147029b45d1SPritesh Raithatha mc_make_sec_cfg(TSECSRD, NON_SECURE, NO_OVERRIDE, DISABLE), 148029b45d1SPritesh Raithatha mc_make_sec_cfg(NVJPGSRD, NON_SECURE, NO_OVERRIDE, DISABLE), 149029b45d1SPritesh Raithatha mc_make_sec_cfg(SDMMCWA, NON_SECURE, OVERRIDE, DISABLE), 150a7f4e89bSKrishna Reddy mc_make_sec_cfg(SCER, NON_SECURE, NO_OVERRIDE, DISABLE), 15106803cfdSPritesh Raithatha mc_make_sec_cfg(XUSB_HOSTR, NON_SECURE, OVERRIDE, ENABLE), 152029b45d1SPritesh Raithatha mc_make_sec_cfg(VICSRD, NON_SECURE, NO_OVERRIDE, DISABLE), 153029b45d1SPritesh Raithatha mc_make_sec_cfg(AONDMAR, NON_SECURE, NO_OVERRIDE, DISABLE), 154029b45d1SPritesh Raithatha mc_make_sec_cfg(AONW, NON_SECURE, NO_OVERRIDE, DISABLE), 155029b45d1SPritesh Raithatha mc_make_sec_cfg(SDMMCRA, NON_SECURE, OVERRIDE, DISABLE), 156029b45d1SPritesh Raithatha mc_make_sec_cfg(HOST1XDMAR, NON_SECURE, NO_OVERRIDE, DISABLE), 157029b45d1SPritesh Raithatha mc_make_sec_cfg(EQOSR, NON_SECURE, OVERRIDE, DISABLE), 158029b45d1SPritesh Raithatha mc_make_sec_cfg(SATAR, NON_SECURE, OVERRIDE, DISABLE), 159a7f4e89bSKrishna Reddy mc_make_sec_cfg(BPMPR, NON_SECURE, NO_OVERRIDE, DISABLE), 160029b45d1SPritesh Raithatha mc_make_sec_cfg(HDAR, NON_SECURE, OVERRIDE, DISABLE), 161029b45d1SPritesh Raithatha mc_make_sec_cfg(SDMMCRAB, NON_SECURE, OVERRIDE, DISABLE), 162029b45d1SPritesh Raithatha mc_make_sec_cfg(ETRR, NON_SECURE, OVERRIDE, DISABLE), 163029b45d1SPritesh Raithatha mc_make_sec_cfg(AONR, NON_SECURE, NO_OVERRIDE, DISABLE), 164029b45d1SPritesh Raithatha mc_make_sec_cfg(SESRD, NON_SECURE, NO_OVERRIDE, DISABLE), 165029b45d1SPritesh Raithatha mc_make_sec_cfg(NVENCSRD, NON_SECURE, NO_OVERRIDE, DISABLE), 16606803cfdSPritesh Raithatha mc_make_sec_cfg(GPUSWR, SECURE, NO_OVERRIDE, DISABLE), 167029b45d1SPritesh Raithatha mc_make_sec_cfg(TSECSWRB, NON_SECURE, NO_OVERRIDE, DISABLE), 16806803cfdSPritesh Raithatha mc_make_sec_cfg(ISPWB, NON_SECURE, OVERRIDE, ENABLE), 16906803cfdSPritesh Raithatha mc_make_sec_cfg(GPUSRD2, SECURE, NO_OVERRIDE, DISABLE), 170a7f4e89bSKrishna Reddy mc_make_sec_cfg(APEDMAW, NON_SECURE, NO_OVERRIDE, DISABLE), 171a7f4e89bSKrishna Reddy mc_make_sec_cfg(APER, NON_SECURE, NO_OVERRIDE, DISABLE), 172a7f4e89bSKrishna Reddy mc_make_sec_cfg(APEW, NON_SECURE, NO_OVERRIDE, DISABLE), 173a7f4e89bSKrishna Reddy mc_make_sec_cfg(APEDMAR, NON_SECURE, NO_OVERRIDE, DISABLE), 17406803cfdSPritesh Raithatha }; 17506803cfdSPritesh Raithatha 17606803cfdSPritesh Raithatha /******************************************************************************* 17706803cfdSPritesh Raithatha * Array to hold the transaction override configs 17806803cfdSPritesh Raithatha ******************************************************************************/ 17906803cfdSPritesh Raithatha const static mc_txn_override_cfg_t tegra186_txn_override_cfgs[] = { 18006803cfdSPritesh Raithatha mc_make_txn_override_cfg(BPMPW, CGID_TAG_ADR), 18106803cfdSPritesh Raithatha mc_make_txn_override_cfg(EQOSW, CGID_TAG_ADR), 18206803cfdSPritesh Raithatha mc_make_txn_override_cfg(NVJPGSWR, CGID_TAG_ADR), 18306803cfdSPritesh Raithatha mc_make_txn_override_cfg(SDMMCWAA, CGID_TAG_ADR), 18406803cfdSPritesh Raithatha mc_make_txn_override_cfg(MPCOREW, CGID_TAG_ADR), 18506803cfdSPritesh Raithatha mc_make_txn_override_cfg(SCEDMAW, CGID_TAG_ADR), 18606803cfdSPritesh Raithatha mc_make_txn_override_cfg(SDMMCW, CGID_TAG_ADR), 18706803cfdSPritesh Raithatha mc_make_txn_override_cfg(AXISW, CGID_TAG_ADR), 18806803cfdSPritesh Raithatha mc_make_txn_override_cfg(TSECSWR, CGID_TAG_ADR), 18906803cfdSPritesh Raithatha mc_make_txn_override_cfg(GPUSWR, CGID_TAG_ADR), 19006803cfdSPritesh Raithatha mc_make_txn_override_cfg(XUSB_HOSTW, CGID_TAG_ADR), 19106803cfdSPritesh Raithatha mc_make_txn_override_cfg(TSECSWRB, CGID_TAG_ADR), 19206803cfdSPritesh Raithatha mc_make_txn_override_cfg(GPUSWR2, CGID_TAG_ADR), 19306803cfdSPritesh Raithatha mc_make_txn_override_cfg(AONDMAW, CGID_TAG_ADR), 19406803cfdSPritesh Raithatha mc_make_txn_override_cfg(AONW, CGID_TAG_ADR), 19506803cfdSPritesh Raithatha mc_make_txn_override_cfg(SESWR, CGID_TAG_ADR), 19606803cfdSPritesh Raithatha mc_make_txn_override_cfg(BPMPDMAW, CGID_TAG_ADR), 19706803cfdSPritesh Raithatha mc_make_txn_override_cfg(SDMMCWA, CGID_TAG_ADR), 19806803cfdSPritesh Raithatha mc_make_txn_override_cfg(HDAW, CGID_TAG_ADR), 19906803cfdSPritesh Raithatha mc_make_txn_override_cfg(NVDECSWR, CGID_TAG_ADR), 20006803cfdSPritesh Raithatha mc_make_txn_override_cfg(UFSHCW, CGID_TAG_ADR), 20106803cfdSPritesh Raithatha mc_make_txn_override_cfg(SATAW, CGID_TAG_ADR), 20206803cfdSPritesh Raithatha mc_make_txn_override_cfg(ETRW, CGID_TAG_ADR), 20306803cfdSPritesh Raithatha mc_make_txn_override_cfg(VICSWR, CGID_TAG_ADR), 20406803cfdSPritesh Raithatha mc_make_txn_override_cfg(NVENCSWR, CGID_TAG_ADR), 20506803cfdSPritesh Raithatha mc_make_txn_override_cfg(SDMMCWAB, CGID_TAG_ADR), 20606803cfdSPritesh Raithatha mc_make_txn_override_cfg(ISPWB, CGID_TAG_ADR), 20706803cfdSPritesh Raithatha mc_make_txn_override_cfg(APEW, CGID_TAG_ADR), 20806803cfdSPritesh Raithatha mc_make_txn_override_cfg(XUSB_DEVW, CGID_TAG_ADR), 20906803cfdSPritesh Raithatha mc_make_txn_override_cfg(AFIW, CGID_TAG_ADR), 21006803cfdSPritesh Raithatha mc_make_txn_override_cfg(SCEW, CGID_TAG_ADR), 21106803cfdSPritesh Raithatha }; 21206803cfdSPritesh Raithatha 213ab2eb455SPuneet Saxena static void tegra186_memctrl_reconfig_mss_clients(void) 214ab2eb455SPuneet Saxena { 215ab2eb455SPuneet Saxena #if ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS 216ab2eb455SPuneet Saxena uint32_t val, wdata_0, wdata_1; 217ab2eb455SPuneet Saxena 218ab2eb455SPuneet Saxena /* 219ab2eb455SPuneet Saxena * Assert Memory Controller's HOTRESET_FLUSH_ENABLE signal for 220ab2eb455SPuneet Saxena * boot and strongly ordered MSS clients to flush existing memory 221ab2eb455SPuneet Saxena * traffic and stall future requests. 222ab2eb455SPuneet Saxena */ 223ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL0); 224ab2eb455SPuneet Saxena assert(val == MC_CLIENT_HOTRESET_CTRL0_RESET_VAL); 225ab2eb455SPuneet Saxena 226ab2eb455SPuneet Saxena wdata_0 = MC_CLIENT_HOTRESET_CTRL0_HDA_FLUSH_ENB | 227ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL0_AFI_FLUSH_ENB | 228ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL0_SATA_FLUSH_ENB | 229ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL0_XUSB_HOST_FLUSH_ENB | 230ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL0_XUSB_DEV_FLUSH_ENB; 231ab2eb455SPuneet Saxena tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL0, wdata_0); 232ab2eb455SPuneet Saxena 233ab2eb455SPuneet Saxena /* Wait for HOTRESET STATUS to indicate FLUSH_DONE */ 234ab2eb455SPuneet Saxena do { 235ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS0); 236ab2eb455SPuneet Saxena } while ((val & wdata_0) != wdata_0); 237ab2eb455SPuneet Saxena 238ab2eb455SPuneet Saxena /* Wait one more time due to SW WAR for known legacy issue */ 239ab2eb455SPuneet Saxena do { 240ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS0); 241ab2eb455SPuneet Saxena } while ((val & wdata_0) != wdata_0); 242ab2eb455SPuneet Saxena 243ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL1); 244ab2eb455SPuneet Saxena assert(val == MC_CLIENT_HOTRESET_CTRL1_RESET_VAL); 245ab2eb455SPuneet Saxena 246ab2eb455SPuneet Saxena wdata_1 = MC_CLIENT_HOTRESET_CTRL1_SDMMC4A_FLUSH_ENB | 247ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_APE_FLUSH_ENB | 248ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_SE_FLUSH_ENB | 249ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_ETR_FLUSH_ENB | 250ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_AXIS_FLUSH_ENB | 251ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_EQOS_FLUSH_ENB | 252ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_UFSHC_FLUSH_ENB | 253ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_BPMP_FLUSH_ENB | 254ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_AON_FLUSH_ENB | 255ab2eb455SPuneet Saxena MC_CLIENT_HOTRESET_CTRL1_SCE_FLUSH_ENB; 256ab2eb455SPuneet Saxena tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL1, wdata_1); 257ab2eb455SPuneet Saxena 258ab2eb455SPuneet Saxena /* Wait for HOTRESET STATUS to indicate FLUSH_DONE */ 259ab2eb455SPuneet Saxena do { 260ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS1); 261ab2eb455SPuneet Saxena } while ((val & wdata_1) != wdata_1); 262ab2eb455SPuneet Saxena 263ab2eb455SPuneet Saxena /* Wait one more time due to SW WAR for known legacy issue */ 264ab2eb455SPuneet Saxena do { 265ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS1); 266ab2eb455SPuneet Saxena } while ((val & wdata_1) != wdata_1); 267ab2eb455SPuneet Saxena 268ab2eb455SPuneet Saxena /* 269ab2eb455SPuneet Saxena * Change MEMTYPE_OVERRIDE from SO_DEV -> PASSTHRU for boot and 270ab2eb455SPuneet Saxena * strongly ordered MSS clients. ROC needs to be single point 271ab2eb455SPuneet Saxena * of control on overriding the memory type. So, remove TSA's 272ab2eb455SPuneet Saxena * memtype override. 273ab2eb455SPuneet Saxena * 274ab2eb455SPuneet Saxena * MC clients with default SO_DEV override still enabled at TSA: 275ab2eb455SPuneet Saxena * AONW, BPMPW, SCEW, APEW 276ab2eb455SPuneet Saxena */ 277ab2eb455SPuneet Saxena mc_set_tsa_passthrough(AFIW); 278ab2eb455SPuneet Saxena mc_set_tsa_passthrough(HDAW); 279ab2eb455SPuneet Saxena mc_set_tsa_passthrough(SATAW); 280ab2eb455SPuneet Saxena mc_set_tsa_passthrough(XUSB_HOSTW); 281ab2eb455SPuneet Saxena mc_set_tsa_passthrough(XUSB_DEVW); 282ab2eb455SPuneet Saxena mc_set_tsa_passthrough(SDMMCWAB); 283ab2eb455SPuneet Saxena mc_set_tsa_passthrough(APEDMAW); 284ab2eb455SPuneet Saxena mc_set_tsa_passthrough(SESWR); 285ab2eb455SPuneet Saxena mc_set_tsa_passthrough(ETRW); 286ab2eb455SPuneet Saxena mc_set_tsa_passthrough(AXISW); 287ab2eb455SPuneet Saxena mc_set_tsa_passthrough(EQOSW); 288ab2eb455SPuneet Saxena mc_set_tsa_passthrough(UFSHCW); 289ab2eb455SPuneet Saxena mc_set_tsa_passthrough(BPMPDMAW); 290ab2eb455SPuneet Saxena mc_set_tsa_passthrough(AONDMAW); 291ab2eb455SPuneet Saxena mc_set_tsa_passthrough(SCEDMAW); 292ab2eb455SPuneet Saxena 293ab2eb455SPuneet Saxena /* Parker has no IO Coherency support and need the following: 294ab2eb455SPuneet Saxena * Ordered MC Clients on Parker are AFI, EQOS, SATA, XUSB. 295ab2eb455SPuneet Saxena * ISO clients(DISP, VI, EQOS) should never snoop caches and 296ab2eb455SPuneet Saxena * don't need ROC/PCFIFO ordering. 297ab2eb455SPuneet Saxena * ISO clients(EQOS) that need ordering should use PCFIFO ordering 298ab2eb455SPuneet Saxena * and bypass ROC ordering by using FORCE_NON_COHERENT path. 299ab2eb455SPuneet Saxena * FORCE_NON_COHERENT/FORCE_COHERENT config take precedence 300ab2eb455SPuneet Saxena * over SMMU attributes. 301ab2eb455SPuneet Saxena * Force all Normal memory transactions from ISO and non-ISO to be 302ab2eb455SPuneet Saxena * non-coherent(bypass ROC, avoid cache snoop to avoid perf hit). 303ab2eb455SPuneet Saxena * Force the SO_DEV transactions from ordered ISO clients(EQOS) to 304ab2eb455SPuneet Saxena * non-coherent path and enable MC PCFIFO interlock for ordering. 305ab2eb455SPuneet Saxena * Force the SO_DEV transactions from ordered non-ISO clients (PCIe, 306ab2eb455SPuneet Saxena * XUSB, SATA) to coherent so that the transactions are 307ab2eb455SPuneet Saxena * ordered by ROC. 308ab2eb455SPuneet Saxena * PCFIFO ensure write ordering. 309ab2eb455SPuneet Saxena * Read after Write ordering is maintained/enforced by MC clients. 310ab2eb455SPuneet Saxena * Clients that need PCIe type write ordering must 311ab2eb455SPuneet Saxena * go through ROC ordering. 312ab2eb455SPuneet Saxena * Ordering enable for Read clients is not necessary. 313ab2eb455SPuneet Saxena * R5's and A9 would get necessary ordering from AXI and 314ab2eb455SPuneet Saxena * don't need ROC ordering enable: 315ab2eb455SPuneet Saxena * - MMIO ordering is through dev mapping and MMIO 316ab2eb455SPuneet Saxena * accesses bypass SMMU. 317ab2eb455SPuneet Saxena * - Normal memory is accessed through SMMU and ordering is 318ab2eb455SPuneet Saxena * ensured by client and AXI. 319ab2eb455SPuneet Saxena * - Ack point for Normal memory is WCAM in MC. 320ab2eb455SPuneet Saxena * - MMIO's can be early acked and AXI ensures dev memory ordering, 321ab2eb455SPuneet Saxena * Client ensures read/write direction change ordering. 322ab2eb455SPuneet Saxena * - See Bug 200312466 for more details. 323ab2eb455SPuneet Saxena * 324ab2eb455SPuneet Saxena * CGID_TAG_ADR is only present from T186 A02. As this code is common 325ab2eb455SPuneet Saxena * between A01 and A02, tegra_memctrl_set_overrides() programs 326ab2eb455SPuneet Saxena * CGID_TAG_ADR for the necessary clients on A02. 327ab2eb455SPuneet Saxena */ 328ab2eb455SPuneet Saxena mc_set_txn_override(HDAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 329ab2eb455SPuneet Saxena mc_set_txn_override(BPMPW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 330ab2eb455SPuneet Saxena mc_set_txn_override(PTCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 331ab2eb455SPuneet Saxena mc_set_txn_override(NVDISPLAYR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 332ab2eb455SPuneet Saxena mc_set_txn_override(EQOSW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 333ab2eb455SPuneet Saxena mc_set_txn_override(NVJPGSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 334ab2eb455SPuneet Saxena mc_set_txn_override(ISPRA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 335ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCWAA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 336ab2eb455SPuneet Saxena mc_set_txn_override(VICSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 337ab2eb455SPuneet Saxena mc_set_txn_override(MPCOREW, CGID_TAG_DEFAULT, SO_DEV_ZERO, NO_OVERRIDE, NO_OVERRIDE); 338ab2eb455SPuneet Saxena mc_set_txn_override(GPUSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 339ab2eb455SPuneet Saxena mc_set_txn_override(AXISR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 340ab2eb455SPuneet Saxena mc_set_txn_override(SCEDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 341ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 342ab2eb455SPuneet Saxena mc_set_txn_override(EQOSR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 343ab2eb455SPuneet Saxena /* See bug 200131110 comment #35*/ 344ab2eb455SPuneet Saxena mc_set_txn_override(APEDMAR, CGID_TAG_CLIENT_AXI_ID, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 345ab2eb455SPuneet Saxena mc_set_txn_override(NVENCSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 346ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCRAB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 347ab2eb455SPuneet Saxena mc_set_txn_override(VICSRD1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 348ab2eb455SPuneet Saxena mc_set_txn_override(BPMPDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 349ab2eb455SPuneet Saxena mc_set_txn_override(VIW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 350ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCRAA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 351ab2eb455SPuneet Saxena mc_set_txn_override(AXISW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 352ab2eb455SPuneet Saxena mc_set_txn_override(XUSB_DEVR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 353ab2eb455SPuneet Saxena mc_set_txn_override(UFSHCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 354ab2eb455SPuneet Saxena mc_set_txn_override(TSECSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 355ab2eb455SPuneet Saxena mc_set_txn_override(GPUSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 356ab2eb455SPuneet Saxena mc_set_txn_override(SATAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 357ab2eb455SPuneet Saxena mc_set_txn_override(XUSB_HOSTW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT); 358ab2eb455SPuneet Saxena mc_set_txn_override(TSECSWRB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 359ab2eb455SPuneet Saxena mc_set_txn_override(GPUSRD2, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 360ab2eb455SPuneet Saxena mc_set_txn_override(SCEDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 361ab2eb455SPuneet Saxena mc_set_txn_override(GPUSWR2, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 362ab2eb455SPuneet Saxena mc_set_txn_override(AONDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 363ab2eb455SPuneet Saxena /* See bug 200131110 comment #35*/ 364ab2eb455SPuneet Saxena mc_set_txn_override(APEDMAW, CGID_TAG_CLIENT_AXI_ID, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 365ab2eb455SPuneet Saxena mc_set_txn_override(AONW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 366ab2eb455SPuneet Saxena mc_set_txn_override(HOST1XDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 367ab2eb455SPuneet Saxena mc_set_txn_override(ETRR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 368ab2eb455SPuneet Saxena mc_set_txn_override(SESWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 369ab2eb455SPuneet Saxena mc_set_txn_override(NVJPGSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 370ab2eb455SPuneet Saxena mc_set_txn_override(NVDECSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 371ab2eb455SPuneet Saxena mc_set_txn_override(TSECSRDB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 372ab2eb455SPuneet Saxena mc_set_txn_override(BPMPDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 373ab2eb455SPuneet Saxena mc_set_txn_override(APER, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 374ab2eb455SPuneet Saxena mc_set_txn_override(NVDECSRD1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 375ab2eb455SPuneet Saxena mc_set_txn_override(XUSB_HOSTR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 376ab2eb455SPuneet Saxena mc_set_txn_override(ISPWA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 377ab2eb455SPuneet Saxena mc_set_txn_override(SESRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 378ab2eb455SPuneet Saxena mc_set_txn_override(SCER, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 379ab2eb455SPuneet Saxena mc_set_txn_override(AONR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 380ab2eb455SPuneet Saxena mc_set_txn_override(MPCORER, CGID_TAG_DEFAULT, SO_DEV_ZERO, NO_OVERRIDE, NO_OVERRIDE); 381ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCWA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 382ab2eb455SPuneet Saxena mc_set_txn_override(HDAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 383ab2eb455SPuneet Saxena mc_set_txn_override(NVDECSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 384ab2eb455SPuneet Saxena mc_set_txn_override(UFSHCW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 385ab2eb455SPuneet Saxena mc_set_txn_override(AONDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 386ab2eb455SPuneet Saxena mc_set_txn_override(SATAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT); 387ab2eb455SPuneet Saxena mc_set_txn_override(ETRW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 388ab2eb455SPuneet Saxena mc_set_txn_override(VICSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 389ab2eb455SPuneet Saxena mc_set_txn_override(NVENCSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 390ab2eb455SPuneet Saxena /* See bug 200131110 comment #35 */ 391ab2eb455SPuneet Saxena mc_set_txn_override(AFIR, CGID_TAG_DEFAULT, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 392ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCWAB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 393ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCRA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 394ab2eb455SPuneet Saxena mc_set_txn_override(NVDISPLAYR1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 395ab2eb455SPuneet Saxena mc_set_txn_override(ISPWB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 396ab2eb455SPuneet Saxena mc_set_txn_override(BPMPR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 397ab2eb455SPuneet Saxena mc_set_txn_override(APEW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 398ab2eb455SPuneet Saxena mc_set_txn_override(SDMMCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 399ab2eb455SPuneet Saxena mc_set_txn_override(XUSB_DEVW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT); 400ab2eb455SPuneet Saxena mc_set_txn_override(TSECSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 401ab2eb455SPuneet Saxena /* 402ab2eb455SPuneet Saxena * See bug 200131110 comment #35 - there are no normal requests 403ab2eb455SPuneet Saxena * and AWID for SO/DEV requests is hardcoded in RTL for a 404ab2eb455SPuneet Saxena * particular PCIE controller 405ab2eb455SPuneet Saxena */ 406ab2eb455SPuneet Saxena mc_set_txn_override(AFIW, CGID_TAG_DEFAULT, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_COHERENT); 407ab2eb455SPuneet Saxena mc_set_txn_override(SCEW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT); 408ab2eb455SPuneet Saxena 409ab2eb455SPuneet Saxena /* 410ab2eb455SPuneet Saxena * At this point, ordering can occur at ROC. So, remove PCFIFO's 411ab2eb455SPuneet Saxena * control over ordering requests. 412ab2eb455SPuneet Saxena * 413ab2eb455SPuneet Saxena * Change PCFIFO_*_ORDERED_CLIENT from ORDERED -> UNORDERED for 414ab2eb455SPuneet Saxena * boot and strongly ordered MSS clients 415ab2eb455SPuneet Saxena */ 416ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG1_RESET_VAL & 417ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(1, AFIW) & 418ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(1, HDAW) & 419ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(1, SATAW); 420ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG1, val); 421ab2eb455SPuneet Saxena 422ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG2_RESET_VAL & 423ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(2, XUSB_HOSTW) & 424ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(2, XUSB_DEVW); 425ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG2, val); 426ab2eb455SPuneet Saxena 427ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG3_RESET_VAL & 428ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(3, SDMMCWAB); 429ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG3, val); 430ab2eb455SPuneet Saxena 431ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG4_RESET_VAL & 432ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, SESWR) & 433ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, ETRW) & 434ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, AXISW) & 435ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, UFSHCW) & 436ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, BPMPDMAW) & 437ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, AONDMAW) & 438ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(4, SCEDMAW); 439ab2eb455SPuneet Saxena /* EQOSW is the only client that has PCFIFO order enabled. */ 440ab2eb455SPuneet Saxena val |= mc_set_pcfifo_ordered_boot_so_mss(4, EQOSW); 441ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG4, val); 442ab2eb455SPuneet Saxena 443ab2eb455SPuneet Saxena val = MC_PCFIFO_CLIENT_CONFIG5_RESET_VAL & 444ab2eb455SPuneet Saxena mc_set_pcfifo_unordered_boot_so_mss(5, APEDMAW); 445ab2eb455SPuneet Saxena tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG5, val); 446ab2eb455SPuneet Saxena 447ab2eb455SPuneet Saxena /* 448ab2eb455SPuneet Saxena * Deassert HOTRESET FLUSH_ENABLE for boot and strongly ordered MSS 449ab2eb455SPuneet Saxena * clients to allow memory traffic from all clients to start passing 450ab2eb455SPuneet Saxena * through ROC 451ab2eb455SPuneet Saxena */ 452ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL0); 453ab2eb455SPuneet Saxena assert(val == wdata_0); 454ab2eb455SPuneet Saxena 455ab2eb455SPuneet Saxena wdata_0 = MC_CLIENT_HOTRESET_CTRL0_RESET_VAL; 456ab2eb455SPuneet Saxena tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL0, wdata_0); 457ab2eb455SPuneet Saxena 458ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL1); 459ab2eb455SPuneet Saxena assert(val == wdata_1); 460ab2eb455SPuneet Saxena 461ab2eb455SPuneet Saxena wdata_1 = MC_CLIENT_HOTRESET_CTRL1_RESET_VAL; 462ab2eb455SPuneet Saxena tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL1, wdata_1); 463ab2eb455SPuneet Saxena 464ab2eb455SPuneet Saxena #endif 465ab2eb455SPuneet Saxena } 466ab2eb455SPuneet Saxena 467ab2eb455SPuneet Saxena static void tegra186_memctrl_set_overrides(void) 468ab2eb455SPuneet Saxena { 469ab2eb455SPuneet Saxena const tegra_mc_settings_t *plat_mc_settings = tegra_get_mc_settings(); 470ab2eb455SPuneet Saxena const mc_txn_override_cfg_t *mc_txn_override_cfgs; 471ab2eb455SPuneet Saxena uint32_t num_txn_override_cfgs; 472ab2eb455SPuneet Saxena uint32_t i, val; 473ab2eb455SPuneet Saxena 474ab2eb455SPuneet Saxena /* Get the settings from the platform */ 475ab2eb455SPuneet Saxena assert(plat_mc_settings != NULL); 476ab2eb455SPuneet Saxena mc_txn_override_cfgs = plat_mc_settings->txn_override_cfg; 477ab2eb455SPuneet Saxena num_txn_override_cfgs = plat_mc_settings->num_txn_override_cfgs; 478ab2eb455SPuneet Saxena 479ab2eb455SPuneet Saxena /* 480ab2eb455SPuneet Saxena * Set the MC_TXN_OVERRIDE registers for write clients. 481ab2eb455SPuneet Saxena */ 482ab2eb455SPuneet Saxena if ((tegra_chipid_is_t186()) && 483ab2eb455SPuneet Saxena (!tegra_platform_is_silicon() || 484ab2eb455SPuneet Saxena (tegra_platform_is_silicon() && (tegra_get_chipid_minor() == 1U)))) { 485ab2eb455SPuneet Saxena 486ab2eb455SPuneet Saxena /* 487ab2eb455SPuneet Saxena * GPU and NVENC settings for Tegra186 simulation and 488ab2eb455SPuneet Saxena * Silicon rev. A01 489ab2eb455SPuneet Saxena */ 490ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR); 491ab2eb455SPuneet Saxena val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK; 492ab2eb455SPuneet Saxena tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR, 493ab2eb455SPuneet Saxena val | MC_TXN_OVERRIDE_CGID_TAG_ZERO); 494ab2eb455SPuneet Saxena 495ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR2); 496ab2eb455SPuneet Saxena val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK; 497ab2eb455SPuneet Saxena tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR2, 498ab2eb455SPuneet Saxena val | MC_TXN_OVERRIDE_CGID_TAG_ZERO); 499ab2eb455SPuneet Saxena 500ab2eb455SPuneet Saxena val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_NVENCSWR); 501ab2eb455SPuneet Saxena val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK; 502ab2eb455SPuneet Saxena tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_NVENCSWR, 503ab2eb455SPuneet Saxena val | MC_TXN_OVERRIDE_CGID_TAG_CLIENT_AXI_ID); 504ab2eb455SPuneet Saxena 505ab2eb455SPuneet Saxena } else { 506ab2eb455SPuneet Saxena 507ab2eb455SPuneet Saxena /* 508ab2eb455SPuneet Saxena * Settings for Tegra186 silicon rev. A02 and onwards. 509ab2eb455SPuneet Saxena */ 510ab2eb455SPuneet Saxena for (i = 0; i < num_txn_override_cfgs; i++) { 511ab2eb455SPuneet Saxena val = tegra_mc_read_32(mc_txn_override_cfgs[i].offset); 512ab2eb455SPuneet Saxena val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK; 513ab2eb455SPuneet Saxena tegra_mc_write_32(mc_txn_override_cfgs[i].offset, 514ab2eb455SPuneet Saxena val | mc_txn_override_cfgs[i].cgid_tag); 515ab2eb455SPuneet Saxena } 516ab2eb455SPuneet Saxena } 517ab2eb455SPuneet Saxena } 518ab2eb455SPuneet Saxena 51906803cfdSPritesh Raithatha /******************************************************************************* 52006803cfdSPritesh Raithatha * Struct to hold the memory controller settings 52106803cfdSPritesh Raithatha ******************************************************************************/ 52206803cfdSPritesh Raithatha static tegra_mc_settings_t tegra186_mc_settings = { 52306803cfdSPritesh Raithatha .streamid_override_cfg = tegra186_streamid_override_regs, 524aa64c5fbSAnthony Zhou .num_streamid_override_cfgs = (uint32_t)ARRAY_SIZE(tegra186_streamid_override_regs), 52506803cfdSPritesh Raithatha .streamid_security_cfg = tegra186_streamid_sec_cfgs, 526aa64c5fbSAnthony Zhou .num_streamid_security_cfgs = (uint32_t)ARRAY_SIZE(tegra186_streamid_sec_cfgs), 52706803cfdSPritesh Raithatha .txn_override_cfg = tegra186_txn_override_cfgs, 528ab2eb455SPuneet Saxena .num_txn_override_cfgs = (uint32_t)ARRAY_SIZE(tegra186_txn_override_cfgs), 529ab2eb455SPuneet Saxena .reconfig_mss_clients = tegra186_memctrl_reconfig_mss_clients, 530ab2eb455SPuneet Saxena .set_txn_overrides = tegra186_memctrl_set_overrides, 53106803cfdSPritesh Raithatha }; 53206803cfdSPritesh Raithatha 53306803cfdSPritesh Raithatha /******************************************************************************* 53406803cfdSPritesh Raithatha * Handler to return the pointer to the memory controller's settings struct 53506803cfdSPritesh Raithatha ******************************************************************************/ 53606803cfdSPritesh Raithatha tegra_mc_settings_t *tegra_get_mc_settings(void) 53706803cfdSPritesh Raithatha { 53806803cfdSPritesh Raithatha return &tegra186_mc_settings; 53906803cfdSPritesh Raithatha } 540d5bd0de6SVarun Wadekar 541d5bd0de6SVarun Wadekar /******************************************************************************* 542d5bd0de6SVarun Wadekar * Handler to program the scratch registers with TZDRAM settings for the 543d5bd0de6SVarun Wadekar * resume firmware 544d5bd0de6SVarun Wadekar ******************************************************************************/ 545d5bd0de6SVarun Wadekar void plat_memctrl_tzdram_setup(uint64_t phys_base, uint64_t size_in_bytes) 546d5bd0de6SVarun Wadekar { 547d5bd0de6SVarun Wadekar uint32_t val; 548*7d74487cSVarun Wadekar uint64_t src_base_tzdram; 549*7d74487cSVarun Wadekar const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params(); 550*7d74487cSVarun Wadekar uint64_t src_len_in_bytes = BL31_END - BL31_START; 551*7d74487cSVarun Wadekar 552*7d74487cSVarun Wadekar /* base address of BL3-1 source in TZDRAM */ 553*7d74487cSVarun Wadekar src_base_tzdram = params_from_bl2->tzdram_base + 554*7d74487cSVarun Wadekar tegra186_get_cpu_reset_handler_size(); 555d5bd0de6SVarun Wadekar 556c63ec263SSteven Kao /* 557c63ec263SSteven Kao * Setup the Memory controller to allow only secure accesses to 558c63ec263SSteven Kao * the TZDRAM carveout 559c63ec263SSteven Kao */ 560c63ec263SSteven Kao INFO("Configuring TrustZone DRAM Memory Carveout\n"); 561c63ec263SSteven Kao 562c63ec263SSteven Kao tegra_mc_write_32(MC_SECURITY_CFG0_0, (uint32_t)phys_base); 563c63ec263SSteven Kao tegra_mc_write_32(MC_SECURITY_CFG3_0, (uint32_t)(phys_base >> 32)); 564c63ec263SSteven Kao tegra_mc_write_32(MC_SECURITY_CFG1_0, size_in_bytes >> 20); 565d5bd0de6SVarun Wadekar 566d5bd0de6SVarun Wadekar /* 567d5bd0de6SVarun Wadekar * When TZ encryption is enabled, we need to setup TZDRAM 568d5bd0de6SVarun Wadekar * before CPU accesses TZ Carveout, else CPU will fetch 569d5bd0de6SVarun Wadekar * non-decrypted data. So save TZDRAM setting for SC7 resume 570d5bd0de6SVarun Wadekar * FW to restore. 571d5bd0de6SVarun Wadekar * 572d5bd0de6SVarun Wadekar * Scratch registers map: 573d5bd0de6SVarun Wadekar * RSV55_0 = CFG1[12:0] | CFG0[31:20] 574d5bd0de6SVarun Wadekar * RSV55_1 = CFG3[1:0] 575d5bd0de6SVarun Wadekar */ 576d5bd0de6SVarun Wadekar val = tegra_mc_read_32(MC_SECURITY_CFG1_0) & MC_SECURITY_SIZE_MB_MASK; 577d5bd0de6SVarun Wadekar val |= tegra_mc_read_32(MC_SECURITY_CFG0_0) & MC_SECURITY_BOM_MASK; 578601a8e54SSteven Kao mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_TZDRAM_ADDR_LO, val); 579d5bd0de6SVarun Wadekar 580d5bd0de6SVarun Wadekar val = tegra_mc_read_32(MC_SECURITY_CFG3_0) & MC_SECURITY_BOM_HI_MASK; 581601a8e54SSteven Kao mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_TZDRAM_ADDR_HI, val); 582c63ec263SSteven Kao 583c63ec263SSteven Kao /* 584*7d74487cSVarun Wadekar * save tzdram_addr_lo and ATF-size, this would be used in SC7-RF to 585*7d74487cSVarun Wadekar * generate SHA256. 586*7d74487cSVarun Wadekar */ 587*7d74487cSVarun Wadekar mmio_write_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV68_LO, 588*7d74487cSVarun Wadekar (uint32_t)src_base_tzdram); 589*7d74487cSVarun Wadekar mmio_write_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV0_HI, 590*7d74487cSVarun Wadekar (uint32_t)src_len_in_bytes); 591*7d74487cSVarun Wadekar 592*7d74487cSVarun Wadekar /* 593c63ec263SSteven Kao * MCE propagates the security configuration values across the 594c63ec263SSteven Kao * CCPLEX. 595c63ec263SSteven Kao */ 596c63ec263SSteven Kao (void)mce_update_gsc_tzdram(); 597d5bd0de6SVarun Wadekar } 598