1 /* 2 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef TEGRA_PRIVATE_H 8 #define TEGRA_PRIVATE_H 9 10 #include <platform_def.h> 11 12 #include <arch.h> 13 #include <arch_helpers.h> 14 #include <lib/psci/psci.h> 15 #include <lib/xlat_tables/xlat_tables_v2.h> 16 17 #include <tegra_gic.h> 18 19 /******************************************************************************* 20 * Tegra DRAM memory base address 21 ******************************************************************************/ 22 #define TEGRA_DRAM_BASE ULL(0x80000000) 23 #define TEGRA_DRAM_END ULL(0x27FFFFFFF) 24 25 /******************************************************************************* 26 * Implementation defined ACTLR_EL1 bit definitions 27 ******************************************************************************/ 28 #define ACTLR_EL1_PMSTATE_MASK (ULL(0xF) << 0) 29 30 /******************************************************************************* 31 * Implementation defined ACTLR_EL2 bit definitions 32 ******************************************************************************/ 33 #define ACTLR_EL2_PMSTATE_MASK (ULL(0xF) << 0) 34 35 /******************************************************************************* 36 * Struct for parameters received from BL2 37 ******************************************************************************/ 38 typedef struct plat_params_from_bl2 { 39 /* TZ memory size */ 40 uint64_t tzdram_size; 41 /* TZ memory base */ 42 uint64_t tzdram_base; 43 /* UART port ID */ 44 int32_t uart_id; 45 /* L2 ECC parity protection disable flag */ 46 int32_t l2_ecc_parity_prot_dis; 47 /* SHMEM base address for storing the boot logs */ 48 uint64_t boot_profiler_shmem_base; 49 /* System Suspend Entry Firmware size */ 50 uint64_t sc7entry_fw_size; 51 /* System Suspend Entry Firmware base address */ 52 uint64_t sc7entry_fw_base; 53 } plat_params_from_bl2_t; 54 55 /******************************************************************************* 56 * Helper function to access l2ctlr_el1 register on Cortex-A57 CPUs 57 ******************************************************************************/ 58 DEFINE_RENAME_SYSREG_RW_FUNCS(l2ctlr_el1, CORTEX_A57_L2CTLR_EL1) 59 60 /******************************************************************************* 61 * Struct describing parameters passed to bl31 62 ******************************************************************************/ 63 struct tegra_bl31_params { 64 param_header_t h; 65 image_info_t *bl31_image_info; 66 entry_point_info_t *bl32_ep_info; 67 image_info_t *bl32_image_info; 68 entry_point_info_t *bl33_ep_info; 69 image_info_t *bl33_image_info; 70 }; 71 72 /* Declarations for plat_psci_handlers.c */ 73 int32_t tegra_soc_validate_power_state(uint32_t power_state, 74 psci_power_state_t *req_state); 75 76 /* Declarations for plat_setup.c */ 77 const mmap_region_t *plat_get_mmio_map(void); 78 uint32_t plat_get_console_from_id(int32_t id); 79 void plat_gic_setup(void); 80 struct tegra_bl31_params *plat_get_bl31_params(void); 81 plat_params_from_bl2_t *plat_get_bl31_plat_params(void); 82 void plat_early_platform_setup(void); 83 void plat_late_platform_setup(void); 84 85 /* Declarations for plat_secondary.c */ 86 void plat_secondary_setup(void); 87 int32_t plat_lock_cpu_vectors(void); 88 89 /* Declarations for tegra_fiq_glue.c */ 90 void tegra_fiq_handler_setup(void); 91 int tegra_fiq_get_intr_context(void); 92 void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint); 93 94 /* Declarations for tegra_security.c */ 95 void tegra_security_setup(void); 96 void tegra_security_setup_videomem(uintptr_t base, uint64_t size); 97 98 /* Declarations for tegra_pm.c */ 99 extern uint8_t tegra_fake_system_suspend; 100 101 void tegra_pm_system_suspend_entry(void); 102 void tegra_pm_system_suspend_exit(void); 103 int32_t tegra_system_suspended(void); 104 int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state); 105 int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state); 106 int32_t tegra_soc_pwr_domain_on(u_register_t mpidr); 107 int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state); 108 int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state); 109 int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state); 110 int32_t tegra_soc_prepare_system_reset(void); 111 __dead2 void tegra_soc_prepare_system_off(void); 112 plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl, 113 const plat_local_state_t *states, 114 uint32_t ncpu); 115 void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state); 116 void tegra_cpu_standby(plat_local_state_t cpu_state); 117 int32_t tegra_pwr_domain_on(u_register_t mpidr); 118 void tegra_pwr_domain_off(const psci_power_state_t *target_state); 119 void tegra_pwr_domain_suspend(const psci_power_state_t *target_state); 120 void __dead2 tegra_pwr_domain_power_down_wfi(const psci_power_state_t *target_state); 121 void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state); 122 void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state); 123 __dead2 void tegra_system_off(void); 124 __dead2 void tegra_system_reset(void); 125 int32_t tegra_validate_power_state(uint32_t power_state, 126 psci_power_state_t *req_state); 127 int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint); 128 129 /* Declarations for tegraXXX_pm.c */ 130 int tegra_prepare_cpu_suspend(unsigned int id, unsigned int afflvl); 131 int tegra_prepare_cpu_on_finish(unsigned long mpidr); 132 133 /* Declarations for tegra_bl31_setup.c */ 134 plat_params_from_bl2_t *bl31_get_plat_params(void); 135 int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes); 136 137 /* Declarations for tegra_delay_timer.c */ 138 void tegra_delay_timer_init(void); 139 140 void tegra_secure_entrypoint(void); 141 void tegra186_cpu_reset_handler(void); 142 143 /* Declarations for tegra_sip_calls.c */ 144 uintptr_t tegra_sip_handler(uint32_t smc_fid, 145 u_register_t x1, 146 u_register_t x2, 147 u_register_t x3, 148 u_register_t x4, 149 void *cookie, 150 void *handle, 151 u_register_t flags); 152 int plat_sip_handler(uint32_t smc_fid, 153 uint64_t x1, 154 uint64_t x2, 155 uint64_t x3, 156 uint64_t x4, 157 const void *cookie, 158 void *handle, 159 uint64_t flags); 160 161 #endif /* TEGRA_PRIVATE_H */ 162