1 /* 2 * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved. 3 * 4 * Redistribution and use in source and binary forms, with or without 5 * modification, are permitted provided that the following conditions are met: 6 * 7 * Redistributions of source code must retain the above copyright notice, this 8 * list of conditions and the following disclaimer. 9 * 10 * Redistributions in binary form must reproduce the above copyright notice, 11 * this list of conditions and the following disclaimer in the documentation 12 * and/or other materials provided with the distribution. 13 * 14 * Neither the name of ARM nor the names of its contributors may be used 15 * to endorse or promote products derived from this software without specific 16 * prior written permission. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 * POSSIBILITY OF SUCH DAMAGE. 29 */ 30 31 #ifndef __TEGRA_PRIVATE_H__ 32 #define __TEGRA_PRIVATE_H__ 33 34 #include <arch.h> 35 #include <platform_def.h> 36 #include <psci.h> 37 #include <xlat_tables.h> 38 39 /******************************************************************************* 40 * Tegra DRAM memory base address 41 ******************************************************************************/ 42 #define TEGRA_DRAM_BASE 0x80000000 43 #define TEGRA_DRAM_END 0x27FFFFFFF 44 45 typedef struct plat_params_from_bl2 { 46 /* TZ memory size */ 47 uint64_t tzdram_size; 48 /* TZ memory base */ 49 uint64_t tzdram_base; 50 /* UART port ID */ 51 int uart_id; 52 } plat_params_from_bl2_t; 53 54 /* Declarations for plat_psci_handlers.c */ 55 int32_t tegra_soc_validate_power_state(unsigned int power_state, 56 psci_power_state_t *req_state); 57 58 /* Declarations for plat_setup.c */ 59 const mmap_region_t *plat_get_mmio_map(void); 60 uint32_t plat_get_console_from_id(int id); 61 62 /* Declarations for plat_secondary.c */ 63 void plat_secondary_setup(void); 64 int plat_lock_cpu_vectors(void); 65 66 /* Declarations for tegra_gic.c */ 67 void tegra_gic_setup(void); 68 void tegra_gic_cpuif_deactivate(void); 69 70 /* Declarations for tegra_security.c */ 71 void tegra_security_setup(void); 72 void tegra_security_setup_videomem(uintptr_t base, uint64_t size); 73 74 /* Declarations for tegra_pm.c */ 75 void tegra_pm_system_suspend_entry(void); 76 void tegra_pm_system_suspend_exit(void); 77 int tegra_system_suspended(void); 78 79 /* Declarations for tegraXXX_pm.c */ 80 int tegra_prepare_cpu_suspend(unsigned int id, unsigned int afflvl); 81 int tegra_prepare_cpu_on_finish(unsigned long mpidr); 82 83 /* Declarations for tegra_bl31_setup.c */ 84 plat_params_from_bl2_t *bl31_get_plat_params(void); 85 int bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes); 86 87 /* Declarations for tegra_delay_timer.c */ 88 void tegra_delay_timer_init(void); 89 90 #endif /* __TEGRA_PRIVATE_H__ */ 91