108438e24SVarun Wadekar /* 250e91633SAnthony Zhou * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 308438e24SVarun Wadekar * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 508438e24SVarun Wadekar */ 608438e24SVarun Wadekar 7c3cf06f1SAntonio Nino Diaz #ifndef TEGRA_PRIVATE_H 8c3cf06f1SAntonio Nino Diaz #define TEGRA_PRIVATE_H 908438e24SVarun Wadekar 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1271cb26eaSVarun Wadekar #include <arch.h> 1380c50eeaSVarun Wadekar #include <arch_helpers.h> 1409d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 1609d40e0eSAntonio Nino Diaz 1780c50eeaSVarun Wadekar #include <tegra_gic.h> 1808438e24SVarun Wadekar 199a964510SVarun Wadekar /******************************************************************************* 209a964510SVarun Wadekar * Tegra DRAM memory base address 219a964510SVarun Wadekar ******************************************************************************/ 2270cb692eSVarun Wadekar #define TEGRA_DRAM_BASE ULL(0x80000000) 2370cb692eSVarun Wadekar #define TEGRA_DRAM_END ULL(0x27FFFFFFF) 249a964510SVarun Wadekar 25d3360301SVarun Wadekar /******************************************************************************* 26d3360301SVarun Wadekar * Struct for parameters received from BL2 27d3360301SVarun Wadekar ******************************************************************************/ 2808438e24SVarun Wadekar typedef struct plat_params_from_bl2 { 29e0d4158cSVarun Wadekar /* TZ memory size */ 3008438e24SVarun Wadekar uint64_t tzdram_size; 31e0d4158cSVarun Wadekar /* TZ memory base */ 32e0d4158cSVarun Wadekar uint64_t tzdram_base; 33e1084216SVarun Wadekar /* UART port ID */ 34fcf23a14SVarun Wadekar int32_t uart_id; 35b495791bSHarvey Hsieh /* L2 ECC parity protection disable flag */ 36fcf23a14SVarun Wadekar int32_t l2_ecc_parity_prot_dis; 3708438e24SVarun Wadekar } plat_params_from_bl2_t; 3808438e24SVarun Wadekar 3978e2bd10SVarun Wadekar /******************************************************************************* 40b495791bSHarvey Hsieh * Helper function to access l2ctlr_el1 register on Cortex-A57 CPUs 41b495791bSHarvey Hsieh ******************************************************************************/ 42b495791bSHarvey Hsieh DEFINE_RENAME_SYSREG_RW_FUNCS(l2ctlr_el1, CORTEX_A57_L2CTLR_EL1) 43b495791bSHarvey Hsieh 44b495791bSHarvey Hsieh /******************************************************************************* 45fdcc1127SAntonio Nino Diaz * Struct describing parameters passed to bl31 46fdcc1127SAntonio Nino Diaz ******************************************************************************/ 47fdcc1127SAntonio Nino Diaz struct tegra_bl31_params { 48fdcc1127SAntonio Nino Diaz param_header_t h; 49fdcc1127SAntonio Nino Diaz image_info_t *bl31_image_info; 50fdcc1127SAntonio Nino Diaz entry_point_info_t *bl32_ep_info; 51fdcc1127SAntonio Nino Diaz image_info_t *bl32_image_info; 52fdcc1127SAntonio Nino Diaz entry_point_info_t *bl33_ep_info; 53fdcc1127SAntonio Nino Diaz image_info_t *bl33_image_info; 54fdcc1127SAntonio Nino Diaz }; 55fdcc1127SAntonio Nino Diaz 5693eafbcaSVarun Wadekar /* Declarations for plat_psci_handlers.c */ 57214e8464SAnthony Zhou int32_t tegra_soc_validate_power_state(uint32_t power_state, 5871cb26eaSVarun Wadekar psci_power_state_t *req_state); 5993eafbcaSVarun Wadekar 6008438e24SVarun Wadekar /* Declarations for plat_setup.c */ 6108438e24SVarun Wadekar const mmap_region_t *plat_get_mmio_map(void); 62d6102295SAnthony Zhou uint32_t plat_get_console_from_id(int32_t id); 63d3360301SVarun Wadekar void plat_gic_setup(void); 64fdcc1127SAntonio Nino Diaz struct tegra_bl31_params *plat_get_bl31_params(void); 658ab06d2fSVarun Wadekar plat_params_from_bl2_t *plat_get_bl31_plat_params(void); 6608438e24SVarun Wadekar 6708438e24SVarun Wadekar /* Declarations for plat_secondary.c */ 6808438e24SVarun Wadekar void plat_secondary_setup(void); 69592035d0SAnthony Zhou int32_t plat_lock_cpu_vectors(void); 7008438e24SVarun Wadekar 7178e2bd10SVarun Wadekar /* Declarations for tegra_fiq_glue.c */ 7278e2bd10SVarun Wadekar void tegra_fiq_handler_setup(void); 7378e2bd10SVarun Wadekar int tegra_fiq_get_intr_context(void); 7478e2bd10SVarun Wadekar void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint); 7578e2bd10SVarun Wadekar 7608438e24SVarun Wadekar /* Declarations for tegra_security.c */ 7708438e24SVarun Wadekar void tegra_security_setup(void); 7808438e24SVarun Wadekar void tegra_security_setup_videomem(uintptr_t base, uint64_t size); 7908438e24SVarun Wadekar 8008438e24SVarun Wadekar /* Declarations for tegra_pm.c */ 81a9e0260cSVignesh Radhakrishnan extern uint8_t tegra_fake_system_suspend; 82a9e0260cSVignesh Radhakrishnan 8308438e24SVarun Wadekar void tegra_pm_system_suspend_entry(void); 8408438e24SVarun Wadekar void tegra_pm_system_suspend_exit(void); 85*b36aea5aSAnthony Zhou int32_t tegra_system_suspended(void); 86*b36aea5aSAnthony Zhou int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state); 87*b36aea5aSAnthony Zhou int32_t tegra_soc_pwr_domain_on(u_register_t mpidr); 88*b36aea5aSAnthony Zhou int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state); 89*b36aea5aSAnthony Zhou int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state); 90*b36aea5aSAnthony Zhou int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state); 91*b36aea5aSAnthony Zhou int32_t tegra_soc_prepare_system_reset(void); 92*b36aea5aSAnthony Zhou __dead2 void tegra_soc_prepare_system_off(void); 93*b36aea5aSAnthony Zhou plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl, 94*b36aea5aSAnthony Zhou const plat_local_state_t *states, 95*b36aea5aSAnthony Zhou uint32_t ncpu); 96*b36aea5aSAnthony Zhou void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state); 97*b36aea5aSAnthony Zhou void tegra_cpu_standby(plat_local_state_t cpu_state); 98*b36aea5aSAnthony Zhou int32_t tegra_pwr_domain_on(u_register_t mpidr); 99*b36aea5aSAnthony Zhou void tegra_pwr_domain_off(const psci_power_state_t *target_state); 100*b36aea5aSAnthony Zhou void tegra_pwr_domain_suspend(const psci_power_state_t *target_state); 101*b36aea5aSAnthony Zhou void __dead2 tegra_pwr_domain_power_down_wfi(const psci_power_state_t *target_state); 102*b36aea5aSAnthony Zhou void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state); 103*b36aea5aSAnthony Zhou void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state); 104*b36aea5aSAnthony Zhou __dead2 void tegra_system_off(void); 105*b36aea5aSAnthony Zhou __dead2 void tegra_system_reset(void); 106*b36aea5aSAnthony Zhou int32_t tegra_validate_power_state(uint32_t power_state, 107*b36aea5aSAnthony Zhou psci_power_state_t *req_state); 108*b36aea5aSAnthony Zhou int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint); 10908438e24SVarun Wadekar 11008438e24SVarun Wadekar /* Declarations for tegraXXX_pm.c */ 11108438e24SVarun Wadekar int tegra_prepare_cpu_suspend(unsigned int id, unsigned int afflvl); 11208438e24SVarun Wadekar int tegra_prepare_cpu_on_finish(unsigned long mpidr); 11308438e24SVarun Wadekar 11408438e24SVarun Wadekar /* Declarations for tegra_bl31_setup.c */ 11508438e24SVarun Wadekar plat_params_from_bl2_t *bl31_get_plat_params(void); 116fcf23a14SVarun Wadekar int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes); 1175ea0b028SVarun Wadekar void plat_early_platform_setup(void); 11808438e24SVarun Wadekar 119c8961326SVarun Wadekar /* Declarations for tegra_delay_timer.c */ 120c8961326SVarun Wadekar void tegra_delay_timer_init(void); 121c8961326SVarun Wadekar 12268c7de6fSVarun Wadekar void tegra_secure_entrypoint(void); 12368c7de6fSVarun Wadekar void tegra186_cpu_reset_handler(void); 12468c7de6fSVarun Wadekar 1251d49112bSAnthony Zhou /* Declarations for tegra_sip_calls.c */ 1261d49112bSAnthony Zhou uintptr_t tegra_sip_handler(uint32_t smc_fid, 1271d49112bSAnthony Zhou u_register_t x1, 1281d49112bSAnthony Zhou u_register_t x2, 1291d49112bSAnthony Zhou u_register_t x3, 1301d49112bSAnthony Zhou u_register_t x4, 1311d49112bSAnthony Zhou void *cookie, 1321d49112bSAnthony Zhou void *handle, 1331d49112bSAnthony Zhou u_register_t flags); 1341d49112bSAnthony Zhou int plat_sip_handler(uint32_t smc_fid, 1351d49112bSAnthony Zhou uint64_t x1, 1361d49112bSAnthony Zhou uint64_t x2, 1371d49112bSAnthony Zhou uint64_t x3, 1381d49112bSAnthony Zhou uint64_t x4, 1391d49112bSAnthony Zhou const void *cookie, 1401d49112bSAnthony Zhou void *handle, 1411d49112bSAnthony Zhou uint64_t flags); 1421d49112bSAnthony Zhou 143c3cf06f1SAntonio Nino Diaz #endif /* TEGRA_PRIVATE_H */ 144